mFrame
載入中...
搜尋中...
無符合項目
mrcc/Shift.h
1
7#ifndef CHIP_47C920EA_AE51_460E_8170_EDF45CFF3A1D
8#define CHIP_47C920EA_AE51_460E_8170_EDF45CFF3A1D
9
10/* ***************************************************************************************
11 * Include
12 */
13
14//----------------------------------------------------------------------------------------
15#include "mframe.h"
16
17//----------------------------------------------------------------------------------------
18
19/* ***************************************************************************************
20 * Namespace
21 */
22namespace chip::mrcc {
23 enum struct Shift : unsigned int;
24
25 constexpr unsigned int operator+(Shift e) {
26 return static_cast<unsigned int>(e);
27 }
28} // namespace chip::mrcc
29
30/* ***************************************************************************************
31 * Class/Interface/Struct/Enum
32 */
33enum struct chip::mrcc::Shift : unsigned int {
44
54 GLB_RST0_I3C0 = 1U,
55
66
77
88
99
109 GLB_RST0_CTIMER4 = 6U,
110
120 GLB_RST0_FREQME = 7U,
121
131 GLB_RST0_UTICK0 = 8U,
132
142 GLB_RST0_DMA = 10U,
143
153 GLB_RST0_AOI0 = 11U,
154
164 GLB_RST0_CRC0 = 12U,
165
175 GLB_RST0_EIM0 = 13U,
176
186 GLB_RST0_ERM0 = 14U,
187
197 GLB_RST0_AOI1 = 16U,
198
208 GLB_RST0_FLEXIO0 = 17U,
209
219 GLB_RST0_LPI2C0 = 18U,
220
230 GLB_RST0_LPI2C1 = 19U,
231
241 GLB_RST0_LPSPI0 = 20U,
242
252 GLB_RST0_LPSPI1 = 21U,
253
263 GLB_RST0_LPUART0 = 22U,
264
274 GLB_RST0_LPUART1 = 23U,
275
285 GLB_RST0_LPUART2 = 24U,
286
296 GLB_RST0_LPUART3 = 25U,
297
307 GLB_RST0_LPUART4 = 26U,
308
318 GLB_RST0_USB0 = 27U,
319
329 GLB_RST0_QDC0 = 28U,
330
340 GLB_RST0_QDC1 = 29U,
341
351 GLB_RST0_FLEXPWM0 = 30U,
352
362 GLB_RST0_FLEXPWM1 = 31U,
363
371
379
390
400 GLB_RST1_ADC0 = 1U,
401
411 GLB_RST1_ADC1 = 2U,
412
422 GLB_RST1_CMP1 = 4U,
423
433 GLB_RST1_DAC0 = 5U,
434
444 GLB_RST1_OPAMP0 = 6U,
445
455 GLB_RST1_PORT0 = 7U,
456
466 GLB_RST1_PORT1 = 8U,
467
477 GLB_RST1_PORT2 = 9U,
478
488 GLB_RST1_PORT3 = 10U,
489
499 GLB_RST1_PORT4 = 11U,
500
510 GLB_RST1_FLEXCAN0 = 12U,
511
521 GLB_RST1_LPI2C2 = 13U,
522
532 GLB_RST1_LPI2C3 = 14U,
533
543 GLB_RST1_GPIO0 = 20U,
544
554 GLB_RST1_GPIO1 = 21U,
555
565 GLB_RST1_GPIO2 = 22U,
566
576 GLB_RST1_GPIO3 = 23U,
577
587 GLB_RST1_GPIO4 = 24U,
588
596
604
615
625 GLB_CC0_I3C0 = 1U,
626
636 GLB_CC0_CTIMER0 = 2U,
637
647 GLB_CC0_CTIMER1 = 3U,
648
658 GLB_CC0_CTIMER2 = 4U,
659
669 GLB_CC0_CTIMER3 = 5U,
670
680 GLB_CC0_CTIMER4 = 6U,
681
691 GLB_CC0_FREQME = 7U,
692
702 GLB_CC0_UTICK0 = 8U,
703
713 GLB_CC0_WWDT0 = 9U,
714
724 GLB_CC0_DMA = 10U,
725
735 GLB_CC0_AOI0 = 11U,
736
746 GLB_CC0_CRC0 = 12U,
747
757 GLB_CC0_EIM0 = 13U,
758
768 GLB_CC0_ERM0 = 14U,
769
779 GLB_CC0_FMC = 15U,
780
790 GLB_CC0_AOI1 = 16U,
791
801 GLB_CC0_FLEXIO0 = 17U,
802
812 GLB_CC0_LPI2C0 = 18U,
813
823 GLB_CC0_LPI2C1 = 19U,
824
834 GLB_CC0_LPSPI0 = 20U,
835
845 GLB_CC0_LPSPI1 = 21U,
846
856 GLB_CC0_LPUART0 = 22U,
857
867 GLB_CC0_LPUART1 = 23U,
868
878 GLB_CC0_LPUART2 = 24U,
879
889 GLB_CC0_LPUART3 = 25U,
890
900 GLB_CC0_LPUART4 = 26U,
901
911 GLB_CC0_USB0 = 27U,
912
922 GLB_CC0_QDC0 = 28U,
923
933 GLB_CC0_QDC1 = 29U,
934
944 GLB_CC0_FLEXPWM0 = 30U,
945
955 GLB_CC0_FLEXPWM1 = 31U,
956
963 GLB_CC0_SET_DATA = 0U,
964
971 GLB_CC0_CLR_DATA = 0U,
972
982 GLB_CC1_OSTIMER0 = 0U,
983
993 GLB_CC1_ADC0 = 1U,
994
1004 GLB_CC1_ADC1 = 2U,
1005
1015 GLB_CC1_CMP0 = 3U,
1016
1026 GLB_CC1_CMP1 = 4U,
1027
1037 GLB_CC1_DAC0 = 5U,
1038
1048 GLB_CC1_OPAMP0 = 6U,
1049
1059 GLB_CC1_PORT0 = 7U,
1060
1072 GLB_CC1_PORT1 = 8U,
1073
1083 GLB_CC1_PORT2 = 9U,
1084
1094 GLB_CC1_PORT3 = 10U,
1095
1105 GLB_CC1_PORT4 = 11U,
1106
1116 GLB_CC1_FLEXCAN0 = 12U,
1117
1127 GLB_CC1_LPI2C2 = 13U,
1128
1138 GLB_CC1_LPI2C3 = 14U,
1139
1149 GLB_CC1_RAMA = 18U,
1150
1160 GLB_CC1_RAMB = 19U,
1161
1171 GLB_CC1_GPIO0 = 20U,
1172
1182 GLB_CC1_GPIO1 = 21U,
1183
1193 GLB_CC1_GPIO2 = 22U,
1194
1204 GLB_CC1_GPIO3 = 23U,
1205
1215 GLB_CC1_GPIO4 = 24U,
1216
1226 GLB_CC1_ROMC = 25U,
1227
1234 GLB_CC_SET_DATA = 0U,
1235
1242 GLB_CC_CLR_DATA = 0U,
1243
1253 GLB_ACC0_INPUTMUX0 = 0U,
1254
1264 GLB_ACC0_I3C0 = 1U,
1265
1275 GLB_ACC0_CTIMER0 = 2U,
1276
1286 GLB_ACC0_CTIMER1 = 3U,
1287
1297 GLB_ACC0_CTIMER2 = 4U,
1298
1308 GLB_ACC0_CTIMER3 = 5U,
1309
1319 GLB_ACC0_CTIMER4 = 6U,
1320
1330 GLB_ACC0_FREQME = 7U,
1331
1341 GLB_ACC0_UTICK0 = 8U,
1342
1352 GLB_ACC0_WWDT0 = 9U,
1353
1363 GLB_ACC0_DMA = 10U,
1364
1374 GLB_ACC0_AOI0 = 11U,
1375
1385 GLB_ACC0_CRC0 = 12U,
1386
1396 GLB_ACC0_EIM0 = 13U,
1397
1407 GLB_ACC0_ERM0 = 14U,
1408
1418 GLB_ACC0_FMC = 15U,
1419
1429 GLB_ACC0_AOI1 = 16U,
1430
1440 GLB_ACC0_FLEXIO0 = 17U,
1441
1451 GLB_ACC0_LPI2C0 = 18U,
1452
1462 GLB_ACC0_LPI2C1 = 19U,
1463
1473 GLB_ACC0_LPSPI0 = 20U,
1474
1484 GLB_ACC0_LPSPI1 = 21U,
1485
1495 GLB_ACC0_LPUART0 = 22U,
1496
1506 GLB_ACC0_LPUART1 = 23U,
1507
1517 GLB_ACC0_LPUART2 = 24U,
1518
1528 GLB_ACC0_LPUART3 = 25U,
1529
1539 GLB_ACC0_LPUART4 = 26U,
1540
1550 GLB_ACC0_USB0 = 27U,
1551
1561 GLB_ACC0_QDC0 = 28U,
1562
1572 GLB_ACC0_QDC1 = 29U,
1573
1583 GLB_ACC0_FLEXPWM0 = 30U,
1584
1594 GLB_ACC0_FLEXPWM1 = 31U,
1595
1605 GLB_ACC1_OSTIMER0 = 0U,
1606
1616 GLB_ACC1_ADC0 = 1U,
1617
1627 GLB_ACC1_ADC1 = 2U,
1628
1638 GLB_ACC1_CMP0 = 3U,
1639
1649 GLB_ACC1_CMP1 = 4U,
1650
1660 GLB_ACC1_DAC0 = 5U,
1661
1671 GLB_ACC1_OPAMP0 = 6U,
1672
1682 GLB_ACC1_PORT0 = 7U,
1683
1693 GLB_ACC1_PORT1 = 8U,
1694
1704 GLB_ACC1_PORT2 = 9U,
1705
1715 GLB_ACC1_PORT3 = 10U,
1716
1726 GLB_ACC1_PORT4 = 11U,
1727
1737 GLB_ACC1_FLEXCAN0 = 12U,
1738
1748 GLB_ACC1_LPI2C2 = 13U,
1749
1759 GLB_ACC1_LPI2C3 = 14U,
1760
1770 GLB_ACC1_RAMA = 18U,
1771
1781 GLB_ACC1_RAMB = 19U,
1782
1792 GLB_ACC1_GPIO0 = 20U,
1793
1803 GLB_ACC1_GPIO1 = 21U,
1804
1814 GLB_ACC1_GPIO2 = 22U,
1815
1825 GLB_ACC1_GPIO3 = 23U,
1826
1836 GLB_ACC1_GPIO4 = 24U,
1837
1847 GLB_ACC1_ROMC = 25U,
1848
1865
1872
1883
1894
1905
1923 CTIMER0_CLKSEL_MUX = 0U,
1924
1930 CTIMER0_CLKDIV_DIV = 0U,
1931
1942
1952 CTIMER0_CLKDIV_HALT = 30U,
1953
1964
1982 CTIMER1_CLKSEL_MUX = 0U,
1983
1989 CTIMER1_CLKDIV_DIV = 0U,
1990
2001
2011 CTIMER1_CLKDIV_HALT = 30U,
2012
2023
2041 CTIMER2_CLKSEL_MUX = 0U,
2042
2048 CTIMER2_CLKDIV_DIV = 0U,
2049
2060
2070 CTIMER2_CLKDIV_HALT = 30U,
2071
2082
2100 CTIMER3_CLKSEL_MUX = 0U,
2101
2107 CTIMER3_CLKDIV_DIV = 0U,
2108
2119
2129 CTIMER3_CLKDIV_HALT = 30U,
2130
2141
2159 CTIMER4_CLKSEL_MUX = 0U,
2160
2166 CTIMER4_CLKDIV_DIV = 0U,
2167
2178
2188 CTIMER4_CLKDIV_HALT = 30U,
2189
2200
2206 WWDT0_CLKDIV_DIV = 0U,
2207
2217 WWDT0_CLKDIV_RESET = 29U,
2218
2228 WWDT0_CLKDIV_HALT = 30U,
2229
2239 WWDT0_CLKDIV_UNSTAB = 31U,
2240
2256 FLEXIO0_CLKSEL_MUX = 0U,
2257
2263 FLEXIO0_CLKDIV_DIV = 0U,
2264
2275
2285 FLEXIO0_CLKDIV_HALT = 30U,
2286
2297
2313 LPI2C0_CLKSEL_MUX = 0U,
2314
2320 LPI2C0_CLKDIV_DIV = 0U,
2321
2331 LPI2C0_CLKDIV_RESET = 29U,
2332
2342 LPI2C0_CLKDIV_HALT = 30U,
2343
2354
2370 LPI2C1_CLKSEL_MUX = 0U,
2371
2377 LPI2C1_CLKDIV_DIV = 0U,
2378
2388 LPI2C1_CLKDIV_RESET = 29U,
2389
2399 LPI2C1_CLKDIV_HALT = 30U,
2400
2411
2427 LPSPI0_CLKSEL_MUX = 0U,
2428
2434 LPSPI0_CLKDIV_DIV = 0U,
2435
2445 LPSPI0_CLKDIV_RESET = 29U,
2446
2456 LPSPI0_CLKDIV_HALT = 30U,
2457
2468
2484 LPSPI1_CLKSEL_MUX = 0U,
2485
2491 LPSPI1_CLKDIV_DIV = 0U,
2492
2502 LPSPI1_CLKDIV_RESET = 29U,
2503
2513 LPSPI1_CLKDIV_HALT = 30U,
2514
2525
2543 LPUART0_CLKSEL_MUX = 0U,
2544
2550 LPUART0_CLKDIV_DIV = 0U,
2551
2562
2572 LPUART0_CLKDIV_HALT = 30U,
2573
2584
2602 LPUART1_CLKSEL_MUX = 0U,
2603
2609 LPUART1_CLKDIV_DIV = 0U,
2610
2621
2631 LPUART1_CLKDIV_HALT = 30U,
2632
2643
2661 LPUART2_CLKSEL_MUX = 0U,
2662
2668 LPUART2_CLKDIV_DIV = 0U,
2669
2680
2690 LPUART2_CLKDIV_HALT = 30U,
2691
2702
2720 LPUART3_CLKSEL_MUX = 0U,
2721
2727 LPUART3_CLKDIV_DIV = 0U,
2728
2739
2749 LPUART3_CLKDIV_HALT = 30U,
2750
2761
2779 LPUART4_CLKSEL_MUX = 0U,
2780
2786 LPUART4_CLKDIV_DIV = 0U,
2787
2798
2808 LPUART4_CLKDIV_HALT = 30U,
2809
2820
2832 USB0_CLKSEL_MUX = 0U,
2833
2849 LPTMR0_CLKSEL_MUX = 0U,
2850
2856 LPTMR0_CLKDIV_DIV = 0U,
2857
2867 LPTMR0_CLKDIV_RESET = 29U,
2868
2878 LPTMR0_CLKDIV_HALT = 30U,
2879
2890
2903
2919 ADC0_CLKSEL_MUX = 0U,
2920
2926 ADC0_CLKDIV_DIV = 0U,
2927
2937 ADC0_CLKDIV_RESET = 29U,
2938
2948 ADC0_CLKDIV_HALT = 30U,
2949
2959 ADC0_CLKDIV_UNSTAB = 31U,
2960
2976 ADC1_CLKSEL_MUX = 0U,
2977
2983 ADC1_CLKDIV_DIV = 0U,
2984
2994 ADC1_CLKDIV_RESET = 29U,
2995
3005 ADC1_CLKDIV_HALT = 30U,
3006
3016 ADC1_CLKDIV_UNSTAB = 31U,
3017
3024
3035
3046
3057
3073 CMP0_RR_CLKSEL_MUX = 0U,
3074
3080 CMP0_RR_CLKDIV_DIV = 0U,
3081
3092
3102 CMP0_RR_CLKDIV_HALT = 30U,
3103
3114
3121
3132
3143
3154
3170 CMP1_RR_CLKSEL_MUX = 0U,
3171
3177 CMP1_RR_CLKDIV_DIV = 0U,
3178
3189
3199 CMP1_RR_CLKDIV_HALT = 30U,
3200
3211
3227 DAC0_CLKSEL_MUX = 0U,
3228
3234 DAC0_CLKDIV_DIV = 0U,
3235
3245 DAC0_CLKDIV_RESET = 29U,
3246
3256 DAC0_CLKDIV_HALT = 30U,
3257
3267 DAC0_CLKDIV_UNSTAB = 31U,
3268
3281
3288
3299
3310
3321
3337 LPI2C2_CLKSEL_MUX = 0U,
3338
3344 LPI2C2_CLKDIV_DIV = 0U,
3345
3355 LPI2C2_CLKDIV_RESET = 29U,
3356
3366 LPI2C2_CLKDIV_HALT = 30U,
3367
3378
3394 LPI2C3_CLKSEL_MUX = 0U,
3395
3401 LPI2C3_CLKDIV_DIV = 0U,
3402
3412 LPI2C3_CLKDIV_RESET = 29U,
3413
3423 LPI2C3_CLKDIV_HALT = 30U,
3424
3435
3450
3457
3468
3479
3490
3508 CLKOUT_CLKSEL_MUX = 0U,
3509
3515 CLKOUT_CLKDIV_DIV = 0U,
3516
3526 CLKOUT_CLKDIV_RESET = 29U,
3527
3537 CLKOUT_CLKDIV_HALT = 30U,
3538
3549
3563 SYSTICK_CLKSEL_MUX = 0U,
3564
3570 SYSTICK_CLKDIV_DIV = 0U,
3571
3582
3592 SYSTICK_CLKDIV_HALT = 30U,
3593
3604
3611
3622
3623};
3624
3625/* ***************************************************************************************
3626 * End of file
3627 */
3628
3629#endif /* CHIP_47C920EA_AE51_460E_8170_EDF45CFF3A1D */
Definition mrcc/Count.h:22
Shift
Definition mrcc/Shift.h:33
@ LPUART0_CLKDIV_RESET
MRCC_LPUART0_CLKDIV - RESET.
@ CTIMER2_CLKDIV_UNSTAB
MRCC_CTIMER2_CLKDIV - UNSTAB.
@ CTIMER0_CLKSEL_MUX
MRCC_CTIMER0_CLKSEL - MUX.
@ FRO_HF_DIV_CLKDIV_UNSTAB
MRCC_FRO_HF_DIV_CLKDIV - UNSTAB.
@ GLB_RST1_LPI2C3
MRCC_GLB_RST1 - LPI2C3.
@ GLB_CC1_RAMA
MRCC_GLB_CC1 - RAMA.
@ CLKOUT_CLKDIV_HALT
MRCC_CLKOUT_CLKDIV - HALT.
@ GLB_ACC0_LPUART3
MRCC_GLB_ACC0 - LPUART3.
@ DAC0_CLKDIV_RESET
MRCC_DAC0_CLKDIV - RESET.
@ FLEXCAN0_CLKDIV_UNSTAB
MRCC_FLEXCAN0_CLKDIV - UNSTAB.
@ GLB_CC0_FLEXPWM0
MRCC_GLB_CC0 - FLEXPWM0.
@ GLB_RST0_CTIMER4
MRCC_GLB_RST0 - CTIMER4.
@ GLB_CC0_LPI2C0
MRCC_GLB_CC0 - LPI2C0.
@ FLEXCAN0_CLKDIV_RESET
MRCC_FLEXCAN0_CLKDIV - RESET.
@ ADC0_CLKDIV_UNSTAB
MRCC_ADC0_CLKDIV - UNSTAB.
@ LPI2C0_CLKDIV_HALT
MRCC_LPI2C0_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_HALT
MRCC_CMP0_RR_CLKDIV - HALT.
@ LPUART3_CLKDIV_UNSTAB
MRCC_LPUART3_CLKDIV - UNSTAB.
@ CTIMER1_CLKDIV_RESET
MRCC_CTIMER1_CLKDIV - RESET.
@ LPSPI0_CLKDIV_DIV
MRCC_LPSPI0_CLKDIV - DIV.
@ CTIMER2_CLKSEL_MUX
MRCC_CTIMER2_CLKSEL - MUX.
@ CTIMER1_CLKDIV_DIV
MRCC_CTIMER1_CLKDIV - DIV.
@ FLEXIO0_CLKDIV_RESET
MRCC_FLEXIO0_CLKDIV - RESET.
@ GLB_CC0_AOI0
MRCC_GLB_CC0 - AOI0.
@ CTIMER4_CLKDIV_UNSTAB
MRCC_CTIMER4_CLKDIV - UNSTAB.
@ LPI2C3_CLKDIV_HALT
MRCC_LPI2C3_CLKDIV - HALT.
@ GLB_RST0_CLR_DATA
MRCC_GLB_RST0_CLR - DATA.
@ GLB_ACC1_GPIO4
MRCC_GLB_ACC1 - GPIO4.
@ CMP1_RR_CLKSEL_MUX
MRCC_CMP1_RR_CLKSEL - MUX.
@ CMP1_FUNC_CLKDIV_UNSTAB
MRCC_CMP1_FUNC_CLKDIV - UNSTAB.
@ GLB_ACC1_ADC1
MRCC_GLB_ACC1 - ADC1.
@ GLB_CC0_FMC
MRCC_GLB_CC0 - FMC.
@ CMP1_RR_CLKDIV_HALT
MRCC_CMP1_RR_CLKDIV - CHALT.
@ FLEXCAN0_CLKDIV_DIV
MRCC_FLEXCAN0_CLKDIV - DIV.
@ DAC0_CLKDIV_UNSTAB
MRCC_DAC0_CLKDIV - UNSTAB.
@ GLB_ACC1_OPAMP0
MRCC_GLB_ACC1 - OPAMP0.
@ CTIMER4_CLKDIV_RESET
MRCC_CTIMER4_CLKDIV - RESET.
@ DAC0_CLKDIV_DIV
MRCC_DAC0_CLKDIV - DIV.
@ GLB_CC0_LPSPI1
MRCC_GLB_CC0 - LPSPI1.
@ FLEXCAN0_CLKDIV_HALT
MRCC_FLEXCAN0_CLKDIV - HALT.
@ GLB_CC0_CTIMER3
MRCC_GLB_CC0 - CTIMER3.
@ CTIMER4_CLKDIV_DIV
MRCC_CTIMER4_CLKDIV - DIV.
@ I3C0_FCLK_CLKDIV_DIV
MRCC_I3C0_FCLK_CLKDIV - DIV.
@ GLB_ACC1_PORT3
MRCC_GLB_ACC1 - PORT3.
@ ADC0_CLKDIV_DIV
MRCC_ADC0_CLKDIV - DIV.
@ GLB_ACC1_LPI2C3
MRCC_GLB_ACC1 - LPI2C3.
@ CLKOUT_CLKDIV_UNSTAB
MRCC_CLKOUT_CLKDIV - UNSTAB.
@ GLB_ACC0_I3C0
MRCC_GLB_ACC0 - I3C0.
@ GLB_ACC0_ERM0
MRCC_GLB_ACC0 - ERM0.
@ I3C0_FCLK_CLKSEL_MUX
MRCC_I3C0_FCLK_CLKSEL - MUX.
@ GLB_RST0_FREQME
MRCC_GLB_RST0 - FREQME.
@ GLB_RST1_PORT4
MRCC_GLB_RST1 - PORT4.
@ GLB_ACC1_FLEXCAN0
MRCC_GLB_ACC1 - FLEXCAN0.
@ DBG_TRACE_CLKDIV_DIV
MRCC_DBG_TRACE_CLKDIV - DIV.
@ GLB_RST1_SET_DATA
MRCC_GLB_RST1_SET - DATA.
@ SYSTICK_CLKSEL_MUX
MRCC_SYSTICK_CLKSEL - MUX.
@ LPI2C2_CLKDIV_HALT
MRCC_LPI2C2_CLKDIV - HALT.
@ LPUART4_CLKDIV_HALT
MRCC_LPUART4_CLKDIV - HALT.
@ CMP0_FUNC_CLKDIV_HALT
MRCC_CMP0_FUNC_CLKDIV - HALT.
@ CLKOUT_CLKDIV_DIV
MRCC_CLKOUT_CLKDIV - DIV.
@ GLB_ACC0_USB0
MRCC_GLB_ACC0 - USB0.
@ CMP1_FUNC_CLKDIV_RESET
MRCC_CMP1_FUNC_CLKDIV - RESET.
@ GLB_CC0_AOI1
MRCC_GLB_CC0 - AOI1.
@ CLKOUT_CLKDIV_RESET
MRCC_CLKOUT_CLKDIV - RESET.
@ LPUART2_CLKSEL_MUX
MRCC_LPUART2_CLKSEL - MUX.
@ CTIMER0_CLKDIV_RESET
MRCC_CTIMER0_CLKDIV - RESET.
@ CTIMER0_CLKDIV_HALT
MRCC_CTIMER0_CLKDIV - HALT.
@ LPI2C2_CLKDIV_UNSTAB
MRCC_LPI2C2_CLKDIV - UNSTAB.
@ GLB_RST0_AOI0
MRCC_GLB_RST0 - AOI0.
@ GLB_ACC1_PORT1
MRCC_GLB_ACC1 - PORT1.
@ GLB_CC1_CMP0
MRCC_GLB_CC1 - CMP0.
@ LPUART2_CLKDIV_RESET
MRCC_LPUART2_CLKDIV - RESET.
@ LPI2C0_CLKDIV_UNSTAB
MRCC_LPI2C0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_RESET
MRCC_CMP0_FUNC_CLKDIV - RESET.
@ FLEXIO0_CLKDIV_UNSTAB
MRCC_FLEXIO0_CLKDIV - UNSTAB.
@ GLB_ACC0_INPUTMUX0
MRCC_GLB_ACC0 - INPUTMUX0.
@ GLB_CC1_ADC1
MRCC_GLB_CC1 - ADC1.
@ GLB_ACC0_QDC0
MRCC_GLB_ACC0 - QDC0.
@ LPUART3_CLKDIV_RESET
MRCC_LPUART3_CLKDIV - RESET.
@ CTIMER2_CLKDIV_RESET
MRCC_CTIMER2_CLKDIV - RESET.
@ GLB_ACC0_LPUART4
MRCC_GLB_ACC0 - LPUART4.
@ GLB_CC0_LPUART2
MRCC_GLB_CC0 - LPUART2.
@ GLB_ACC1_PORT2
MRCC_GLB_ACC1 - PORT2.
@ WWDT0_CLKDIV_DIV
MRCC_WWDT0_CLKDIV - DIV.
@ GLB_ACC1_GPIO3
MRCC_GLB_ACC1 - GPIO3.
@ GLB_ACC0_CRC0
MRCC_GLB_ACC0 - CRC0.
@ GLB_CC0_CTIMER0
MRCC_GLB_CC0 - CTIMER0.
@ DBG_TRACE_CLKDIV_RESET
MRCC_DBG_TRACE_CLKDIV - RESET.
@ GLB_RST1_PORT1
MRCC_GLB_RST1 - PORT1.
@ LPSPI1_CLKDIV_HALT
MRCC_LPSPI1_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_UNSTAB
MRCC_CMP0_RR_CLKDIV - UNSTAB.
@ GLB_ACC0_QDC1
MRCC_GLB_ACC0 - QDC1.
@ ADC0_CLKDIV_HALT
MRCC_ADC0_CLKDIV - HALT.
@ GLB_CC1_FLEXCAN0
MRCC_GLB_CC1 - FLEXCAN0.
@ GLB_ACC1_GPIO0
MRCC_GLB_ACC1 - GPIO0.
@ GLB_RST0_UTICK0
MRCC_GLB_RST0 - UTICK0.
@ GLB_RST1_ADC0
MRCC_GLB_RST1 - ADC0.
@ LPTMR0_CLKDIV_HALT
MRCC_LPTMR0_CLKDIV - HALT.
@ LPI2C3_CLKDIV_UNSTAB
MRCC_LPI2C3_CLKDIV - UNSTAB.
@ CTIMER0_CLKDIV_UNSTAB
MRCC_CTIMER0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_DIV
MRCC_CMP0_FUNC_CLKDIV - DIV.
@ GLB_ACC1_GPIO2
MRCC_GLB_ACC1 - GPIO2.
@ CTIMER3_CLKDIV_RESET
MRCC_CTIMER3_CLKDIV - RESET.
@ GLB_RST0_EIM0
MRCC_GLB_RST0 - EIM0.
@ GLB_CC0_LPUART3
MRCC_GLB_CC0 - LPUART3.
@ CTIMER3_CLKDIV_UNSTAB
MRCC_CTIMER3_CLKDIV - UNSTAB.
@ LPUART0_CLKDIV_HALT
MRCC_LPUART0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM0
MRCC_GLB_ACC0 - FLEXPWM0.
@ DBG_TRACE_CLKDIV_HALT
MRCC_DBG_TRACE_CLKDIV - HALT.
@ SYSTICK_CLKDIV_HALT
MRCC_SYSTICK_CLKDIV - HALT.
@ GLB_CC_SET_DATA
MRCC_GLB_CC_SET - DATA.
@ GLB_RST0_QDC1
MRCC_GLB_RST0 - QDC1.
@ GLB_ACC1_ADC0
MRCC_GLB_ACC1 - ADC0.
@ LPI2C1_CLKSEL_MUX
MRCC_LPI2C1_CLKSEL - MUX.
@ GLB_ACC0_CTIMER1
MRCC_GLB_ACC0 - CTIMER1.
@ LPI2C3_CLKDIV_RESET
MRCC_LPI2C3_CLKDIV - RESET.
@ GLB_CC0_DMA
MRCC_GLB_CC0 - DMA.
@ ADC1_CLKDIV_DIV
MRCC_ADC1_CLKDIV - DIV.
@ CMP0_RR_CLKDIV_RESET
MRCC_CMP0_RR_CLKDIV - RESET.
@ GLB_ACC1_GPIO1
MRCC_GLB_ACC1 - GPIO1.
@ GLB_ACC0_CTIMER3
MRCC_GLB_ACC0 - CTIMER3.
@ GLB_RST0_LPUART4
MRCC_GLB_RST0 - LPUART4.
@ GLB_RST1_PORT2
MRCC_GLB_RST1 - PORT2.
@ LPI2C2_CLKDIV_DIV
MRCC_LPI2C2_CLKDIV - DIV.
@ CMP0_RR_CLKSEL_MUX
MRCC_CMP0_RR_CLKSEL - MUX.
@ WWDT0_CLKDIV_HALT
MRCC_WWDT0_CLKDIV - HALT.
@ GLB_RST1_GPIO0
MRCC_GLB_RST1 - GPIO0.
@ GLB_ACC0_LPI2C0
MRCC_GLB_ACC0 - LPI2C0.
@ GLB_RST1_PORT0
MRCC_GLB_RST1 - PORT0.
@ LPI2C1_CLKDIV_RESET
MRCC_LPI2C1_CLKDIV - RESET.
@ GLB_RST0_USB0
MRCC_GLB_RST0 - USB0.
@ LPUART1_CLKDIV_RESET
MRCC_LPUART1_CLKDIV - RESET.
@ LPI2C2_CLKDIV_RESET
MRCC_LPI2C2_CLKDIV - RESET.
@ GLB_CC0_LPUART0
MRCC_GLB_CC0 - LPUART0.
@ GLB_ACC0_LPSPI1
MRCC_GLB_ACC0 - LPSPI1.
@ FLEXIO0_CLKDIV_HALT
MRCC_FLEXIO0_CLKDIV - HALT.
@ GLB_CC0_CTIMER1
MRCC_GLB_CC0 - CTIMER1.
@ GLB_ACC0_AOI0
MRCC_GLB_ACC0 - AOI0.
@ ADC1_CLKDIV_RESET
MRCC_ADC1_CLKDIV - RESET.
@ GLB_RST1_ADC1
MRCC_GLB_RST1 - ADC1.
@ LPTMR0_CLKDIV_UNSTAB
MRCC_LPTMR0_CLKDIV - UNSTAB.
@ LPI2C0_CLKSEL_MUX
MRCC_LPI2C0_CLKSEL - MUX.
@ GLB_RST0_CTIMER0
MRCC_GLB_RST0 - CTIMER0.
@ GLB_ACC0_FLEXIO0
MRCC_GLB_ACC0 - FLEXIO0.
@ CTIMER1_CLKDIV_HALT
MRCC_CTIMER1_CLKDIV - HALT.
@ GLB_CC1_ADC0
MRCC_GLB_CC1 - ADC0.
@ LPUART4_CLKSEL_MUX
MRCC_LPUART4_CLKSEL - MUX.
@ GLB_RST0_LPI2C0
MRCC_GLB_RST0 - LPI2C0.
@ GLB_RST1_OPAMP0
MRCC_GLB_RST1 - OPAMP0.
@ CMP0_FUNC_CLKDIV_UNSTAB
MRCC_CMP0_FUNC_CLKDIV - UNSTAB.
@ GLB_CC0_FREQME
MRCC_GLB_CC0 - FREQME.
@ ADC0_CLKSEL_MUX
MRCC_ADC0_CLKSEL - MUX.
@ GLB_CC0_WWDT0
MRCC_GLB_CC0 - WWDT0.
@ GLB_CC0_UTICK0
MRCC_GLB_CC0 - UTICK0.
@ GLB_RST0_FLEXPWM0
MRCC_GLB_RST0 - FLEXPWM0.
@ LPUART2_CLKDIV_DIV
MRCC_LPUART2_CLKDIV - DIV.
@ GLB_CC1_GPIO4
MRCC_GLB_CC1 - GPIO4.
@ GLB_CC0_FLEXIO0
MRCC_GLB_CC0 - FLEXIO0.
@ GLB_ACC1_RAMB
MRCC_GLB_ACC1 - RAMB.
@ GLB_RST0_LPUART1
MRCC_GLB_RST0 - LPUART1.
@ LPSPI1_CLKDIV_RESET
MRCC_LPSPI1_CLKDIV - RESET.
@ GLB_CC0_FLEXPWM1
MRCC_GLB_CC0 - FLEXPWM1.
@ LPSPI0_CLKSEL_MUX
MRCC_LPSPI0_CLKSEL - MUX.
@ CMP0_RR_CLKDIV_DIV
MRCC_CMP0_RR_CLKDIV - DIV.
@ LPSPI1_CLKDIV_DIV
MRCC_LPSPI1_CLKDIV - DIV.
@ GLB_CC1_OPAMP0
MRCC_GLB_CC1 - OPAMP0.
@ LPI2C3_CLKDIV_DIV
MRCC_LPI2C3_CLKDIV - DIV.
@ CTIMER3_CLKDIV_HALT
MRCC_CTIMER3_CLKDIV - HALT.
@ GLB_RST0_CTIMER3
MRCC_GLB_RST0 - CTIMER3.
@ GLB_CC1_PORT0
MRCC_GLB_CC1 - PORT0.
@ LPTMR0_CLKSEL_MUX
MRCC_LPTMR0_CLKSEL - MUX.
@ GLB_ACC0_WWDT0
MRCC_GLB_ACC0 - WWDT0.
@ GLB_CC1_LPI2C2
MRCC_GLB_CC1 - LPI2C2.
@ GLB_CC0_LPUART4
MRCC_GLB_CC0 - LPUART4.
@ LPI2C0_CLKDIV_DIV
MRCC_LPI2C0_CLKDIV - DIV.
@ GLB_RST1_CMP1
MRCC_GLB_RST1 - CMP1.
@ CTIMER2_CLKDIV_DIV
MRCC_CTIMER2_CLKDIV - DIV.
@ LPUART0_CLKDIV_DIV
MRCC_LPUART0_CLKDIV - DIV.
@ LPUART1_CLKDIV_UNSTAB
MRCC_LPUART1_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO3
MRCC_GLB_CC1 - GPIO3.
@ GLB_RST0_FLEXIO0
MRCC_GLB_RST0 - FLEXIO0.
@ WWDT0_CLKDIV_UNSTAB
MRCC_WWDT0_CLKDIV - UNSTAB.
@ GLB_CC0_I3C0
MRCC_GLB_CC0 - I3C0.
@ GLB_ACC1_CMP1
MRCC_GLB_ACC1 - CMP1.
@ GLB_CC1_CMP1
MRCC_GLB_CC1 - CMP1.
@ FLEXIO0_CLKSEL_MUX
MRCC_FLEXIO0_CLKSEL - MUX.
@ GLB_ACC0_EIM0
MRCC_GLB_ACC0 - EIM0.
@ GLB_CC0_SET_DATA
MRCC_GLB_CC0_SET - DATA.
@ GLB_CC0_LPI2C1
MRCC_GLB_CC0 - LPI2C1.
@ GLB_ACC0_LPUART2
MRCC_GLB_ACC0 - LPUART2.
@ GLB_CC1_PORT2
MRCC_GLB_CC1 - PORT2.
@ SYSTICK_CLKDIV_RESET
MRCC_SYSTICK_CLKDIV - RESET.
@ CTIMER3_CLKDIV_DIV
MRCC_CTIMER3_CLKDIV - DIV.
@ GLB_RST1_GPIO2
MRCC_GLB_RST1 - GPIO2.
@ GLB_ACC0_FMC
MRCC_GLB_ACC0 - FMC.
@ GLB_CC0_LPSPI0
MRCC_GLB_CC0 - LPSPI0.
@ CTIMER1_CLKSEL_MUX
MRCC_CTIMER1_CLKSEL - MUX.
@ DBG_TRACE_CLKSEL_MUX
MRCC_DBG_TRACE_CLKSEL - MUX.
@ GLB_RST0_INPUTMUX0
MRCC_GLB_RST0 - INPUTMUX0.
@ SYSTICK_CLKDIV_DIV
MRCC_SYSTICK_CLKDIV - DIV.
@ GLB_RST1_GPIO4
MRCC_GLB_RST1 - GPIO4.
@ GLB_ACC0_AOI1
MRCC_GLB_ACC0 - AOI1.
@ LPI2C3_CLKSEL_MUX
MRCC_LPI2C3_CLKSEL - MUX.
@ LPUART4_CLKDIV_UNSTAB
MRCC_LPUART4_CLKDIV - UNSTAB.
@ GLB_RST0_AOI1
MRCC_GLB_RST0 - AOI1.
@ GLB_RST0_FLEXPWM1
MRCC_GLB_RST0 - FLEXPWM1.
@ LPSPI0_CLKDIV_RESET
MRCC_LPSPI0_CLKDIV - RESET.
@ GLB_CC0_INPUTMUX0
MRCC_GLB_CC0 - INPUTMUX0.
@ GLB_CC1_OSTIMER0
MRCC_GLB_CC1 - OSTIMER0.
@ FLEXIO0_CLKDIV_DIV
MRCC_FLEXIO0_CLKDIV - DIV.
@ FRO_HF_DIV_CLKDIV_DIV
MRCC_FRO_HF_DIV_CLKDIV - DIV.
@ ADC0_CLKDIV_RESET
MRCC_ADC0_CLKDIV - RESET.
@ CMP1_RR_CLKDIV_RESET
MRCC_CMP1_RR_CLKDIV - CRESET.
@ GLB_CC_CLR_DATA
MRCC_GLB_CC_CLR - DATA.
@ GLB_ACC0_DMA
MRCC_GLB_ACC0 - DMA.
@ SYSTICK_CLKDIV_UNSTAB
MRCC_SYSTICK_CLKDIV - UNSTAB.
@ ADC1_CLKDIV_HALT
MRCC_ADC1_CLKDIV - HALT.
@ GLB_ACC0_UTICK0
MRCC_GLB_ACC0 - UTICK0.
@ GLB_ACC0_CTIMER2
MRCC_GLB_ACC0 - CTIMER2.
@ GLB_CC0_QDC1
MRCC_GLB_CC0 - QDC1.
@ GLB_CC0_CLR_DATA
MRCC_GLB_CC0_CLR - DATA.
@ DAC0_CLKDIV_HALT
MRCC_DAC0_CLKDIV - HALT.
@ LPI2C2_CLKSEL_MUX
MRCC_LPI2C2_CLKSEL - MUX.
@ LPUART4_CLKDIV_DIV
MRCC_LPUART4_CLKDIV - DIV.
@ DBG_TRACE_CLKDIV_UNSTAB
MRCC_DBG_TRACE_CLKDIV - UNSTAB.
@ LPUART3_CLKDIV_HALT
MRCC_LPUART3_CLKDIV - HALT.
@ LPUART2_CLKDIV_UNSTAB
MRCC_LPUART2_CLKDIV - UNSTAB.
@ LPSPI0_CLKDIV_UNSTAB
MRCC_LPSPI0_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO2
MRCC_GLB_CC1 - GPIO2.
@ GLB_ACC1_DAC0
MRCC_GLB_ACC1 - DAC0.
@ GLB_RST1_GPIO1
MRCC_GLB_RST1 - GPIO1.
@ LPI2C0_CLKDIV_RESET
MRCC_LPI2C0_CLKDIV - RESET.
@ I3C0_FCLK_CLKDIV_RESET
MRCC_I3C0_FCLK_CLKDIV - RESET.
@ CTIMER1_CLKDIV_UNSTAB
MRCC_CTIMER1_CLKDIV - UNSTAB.
@ WWDT0_CLKDIV_RESET
MRCC_WWDT0_CLKDIV - RESET.
@ GLB_CC1_ROMC
MRCC_GLB_CC1 - ROMC.
@ GLB_ACC0_LPUART0
MRCC_GLB_ACC0 - LPUART0.
@ LPUART3_CLKSEL_MUX
MRCC_LPUART3_CLKSEL - MUX.
@ GLB_CC1_RAMB
MRCC_GLB_CC1 - RAMB.
@ LPUART3_CLKDIV_DIV
MRCC_LPUART3_CLKDIV - DIV.
@ GLB_CC1_DAC0
MRCC_GLB_CC1 - DAC0.
@ GLB_RST0_LPUART3
MRCC_GLB_RST0 - LPUART3.
@ DAC0_CLKSEL_MUX
MRCC_DAC0_CLKSEL - MUX.
@ GLB_ACC1_CMP0
MRCC_GLB_ACC1 - CMP0.
@ GLB_RST0_I3C0
MRCC_GLB_RST0 - I3C0.
@ OSTIMER0_CLKSEL_MUX
MRCC_OSTIMER0_CLKSEL - MUX.
@ I3C0_FCLK_CLKDIV_UNSTAB
MRCC_I3C0_FCLK_CLKDIV - UNSTAB.
@ GLB_CC0_LPUART1
MRCC_GLB_CC0 - LPUART1.
@ I3C0_FCLK_CLKDIV_HALT
MRCC_I3C0_FCLK_CLKDIV - HALT.
@ GLB_CC0_ERM0
MRCC_GLB_CC0 - ERM0.
@ LPSPI0_CLKDIV_HALT
MRCC_LPSPI0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM1
MRCC_GLB_ACC0 - FLEXPWM1.
@ CTIMER0_CLKDIV_DIV
MRCC_CTIMER0_CLKDIV - DIV.
@ LPUART4_CLKDIV_RESET
MRCC_LPUART4_CLKDIV - RESET.
@ LPI2C1_CLKDIV_DIV
MRCC_LPI2C1_CLKDIV - DIV.
@ GLB_RST1_OSTIMER0
MRCC_GLB_RST1 - OSTIMER0.
@ LPSPI1_CLKDIV_UNSTAB
MRCC_LPSPI1_CLKDIV - UNSTAB.
@ GLB_RST1_FLEXCAN0
MRCC_GLB_RST1 - FLEXCAN0.
@ CTIMER4_CLKDIV_HALT
MRCC_CTIMER4_CLKDIV - HALT.
@ CTIMER2_CLKDIV_HALT
MRCC_CTIMER2_CLKDIV - HALT.
@ GLB_ACC1_LPI2C2
MRCC_GLB_ACC1 - LPI2C2.
@ GLB_RST1_DAC0
MRCC_GLB_RST1 - DAC0.
@ GLB_ACC0_CTIMER0
MRCC_GLB_ACC0 - CTIMER0.
@ GLB_CC1_GPIO0
MRCC_GLB_CC1 - GPIO0.
@ GLB_RST0_LPI2C1
MRCC_GLB_RST0 - LPI2C1.
@ ADC1_CLKSEL_MUX
MRCC_ADC1_CLKSEL - MUX.
@ GLB_RST0_CTIMER2
MRCC_GLB_RST0 - CTIMER2.
@ GLB_CC0_QDC0
MRCC_GLB_CC0 - QDC0.
@ GLB_ACC0_CTIMER4
MRCC_GLB_ACC0 - CTIMER4.
@ GLB_CC0_CTIMER2
MRCC_GLB_CC0 - CTIMER2.
@ CMP1_FUNC_CLKDIV_DIV
MRCC_CMP1_FUNC_CLKDIV - DIV.
@ GLB_CC1_PORT1
MRCC_GLB_CC1 - PORT1.
@ GLB_ACC1_ROMC
MRCC_GLB_ACC1 - ROMC.
@ GLB_RST0_LPUART2
MRCC_GLB_RST0 - LPUART2.
@ GLB_CC1_LPI2C3
MRCC_GLB_CC1 - LPI2C3.
@ GLB_ACC0_LPUART1
MRCC_GLB_ACC0 - LPUART1.
@ ADC1_CLKDIV_UNSTAB
MRCC_ADC1_CLKDIV - UNSTAB.
@ CTIMER3_CLKSEL_MUX
MRCC_CTIMER3_CLKSEL - MUX.
@ GLB_RST1_GPIO3
MRCC_GLB_RST1 - GPIO3.
@ GLB_ACC0_FREQME
MRCC_GLB_ACC0 - FREQME.
@ GLB_ACC0_LPI2C1
MRCC_GLB_ACC0 - LPI2C1.
@ USB0_CLKSEL_MUX
MRCC_USB0_CLKSEL - MUX.
@ CLKOUT_CLKSEL_MUX
MRCC_CLKOUT_CLKSEL - MUX.
@ LPTMR0_CLKDIV_DIV
MRCC_LPTMR0_CLKDIV - DIV.
@ CMP1_RR_CLKDIV_UNSTAB
MRCC_CMP1_RR_CLKDIV - CUNSTAB.
@ LPUART2_CLKDIV_HALT
MRCC_LPUART2_CLKDIV - HALT.
@ GLB_ACC1_PORT4
MRCC_GLB_ACC1 - PORT4.
@ LPI2C1_CLKDIV_HALT
MRCC_LPI2C1_CLKDIV - HALT.
@ GLB_CC0_USB0
MRCC_GLB_CC0 - USB0.
@ GLB_RST1_LPI2C2
MRCC_GLB_RST1 - LPI2C2.
@ GLB_RST1_PORT3
MRCC_GLB_RST1 - PORT3.
@ CTIMER4_CLKSEL_MUX
MRCC_CTIMER4_CLKSEL - MUX.
@ LPUART1_CLKDIV_HALT
MRCC_LPUART1_CLKDIV - HALT.
@ LPI2C1_CLKDIV_UNSTAB
MRCC_LPI2C1_CLKDIV - UNSTAB.
@ GLB_CC1_PORT4
MRCC_GLB_CC1 - PORT4.
@ GLB_ACC1_OSTIMER0
MRCC_GLB_ACC1 - OSTIMER0.
@ LPUART1_CLKDIV_DIV
MRCC_LPUART1_CLKDIV - DIV.
@ GLB_CC1_GPIO1
MRCC_GLB_CC1 - GPIO1.
@ LPUART0_CLKDIV_UNSTAB
MRCC_LPUART0_CLKDIV - UNSTAB.
@ GLB_CC0_CTIMER4
MRCC_GLB_CC0 - CTIMER4.
@ GLB_RST0_LPUART0
MRCC_GLB_RST0 - LPUART0.
@ GLB_CC1_PORT3
MRCC_GLB_CC1 - PORT3.
@ GLB_RST0_QDC0
MRCC_GLB_RST0 - QDC0.
@ GLB_ACC1_RAMA
MRCC_GLB_ACC1 - RAMA.
@ GLB_RST0_DMA
MRCC_GLB_RST0 - DMA.
@ GLB_RST1_CLR_DATA
MRCC_GLB_RST1_CLR - DATA.
@ LPTMR0_CLKDIV_RESET
MRCC_LPTMR0_CLKDIV - RESET.
@ GLB_RST0_CRC0
MRCC_GLB_RST0 - CRC0.
@ CMP1_RR_CLKDIV_DIV
MRCC_CMP1_RR_CLKDIV - CDIV.
@ GLB_RST0_LPSPI1
MRCC_GLB_RST0 - LPSPI1.
@ CMP1_FUNC_CLKDIV_HALT
MRCC_CMP1_FUNC_CLKDIV - HALT.
@ LPUART0_CLKSEL_MUX
MRCC_LPUART0_CLKSEL - MUX.
@ GLB_RST0_CTIMER1
MRCC_GLB_RST0 - CTIMER1.
@ GLB_RST0_SET_DATA
MRCC_GLB_RST0_SET - DATA.
@ GLB_RST0_LPSPI0
MRCC_GLB_RST0 - LPSPI0.
@ GLB_ACC1_PORT0
MRCC_GLB_ACC1 - PORT0.
@ GLB_RST0_ERM0
MRCC_GLB_RST0 - ERM0.
@ FLEXCAN0_CLKSEL_MUX
MRCC_FLEXCAN0_CLKSEL - MUX.
@ GLB_CC0_CRC0
MRCC_GLB_CC0 - CRC0.
@ GLB_CC0_EIM0
MRCC_GLB_CC0 - EIM0.
@ LPSPI1_CLKSEL_MUX
MRCC_LPSPI1_CLKSEL - MUX.
@ LPUART1_CLKSEL_MUX
MRCC_LPUART1_CLKSEL - MUX.
@ GLB_ACC0_LPSPI0
MRCC_GLB_ACC0 - LPSPI0.