mFrame
載入中...
搜尋中...
無符合項目
mrcc/Mask.h
1
7#ifndef CHIP_34B69AFC_7DCB_4776_A499_568986B2AAB5
8#define CHIP_34B69AFC_7DCB_4776_A499_568986B2AAB5
9
10/* ***************************************************************************************
11 * Include
12 */
13
14//----------------------------------------------------------------------------------------
15#include "mframe.h"
16
17//----------------------------------------------------------------------------------------
18
19/* ***************************************************************************************
20 * Namespace
21 */
22namespace chip::mrcc {
23 enum struct Mask : unsigned int;
24
25 constexpr unsigned int operator+(Mask e) {
26 return static_cast<unsigned int>(e);
27 }
28} // namespace chip::mrcc
29
30/* ***************************************************************************************
31 * Class/Interface/Struct/Enum
32 */
33
38enum struct chip::mrcc::Mask : unsigned int {
48 GLB_RST0_INPUTMUX0 = 0x00000001U,
49
59 GLB_RST0_I3C0 = 0x00000002U,
60
70 GLB_RST0_CTIMER0 = 0x00000004U,
71
81 GLB_RST0_CTIMER1 = 0x00000008U,
82
92 GLB_RST0_CTIMER2 = 0x00000010U,
93
103 GLB_RST0_CTIMER3 = 0x00000020U,
104
114 GLB_RST0_CTIMER4 = 0x00000040U,
115
125 GLB_RST0_FREQME = 0x00000080U,
126
136 GLB_RST0_UTICK0 = 0x00000100U,
137
147 GLB_RST0_DMA = 0x00000400U,
148
158 GLB_RST0_AOI0 = 0x00000800U,
159
169 GLB_RST0_CRC0 = 0x00001000U,
170
180 GLB_RST0_EIM0 = 0x00002000U,
181
191 GLB_RST0_ERM0 = 0x00004000U,
192
202 GLB_RST0_AOI1 = 0x00010000U,
203
213 GLB_RST0_FLEXIO0 = 0x00020000U,
214
224 GLB_RST0_LPI2C0 = 0x00040000U,
225
235 GLB_RST0_LPI2C1 = 0x00080000U,
236
246 GLB_RST0_LPSPI0 = 0x00100000U,
247
257 GLB_RST0_LPSPI1 = 0x00200000U,
258
268 GLB_RST0_LPUART0 = 0x00400000U,
269
279 GLB_RST0_LPUART1 = 0x00800000U,
280
290 GLB_RST0_LPUART2 = 0x01000000U,
291
301 GLB_RST0_LPUART3 = 0x02000000U,
302
312 GLB_RST0_LPUART4 = 0x04000000U,
313
323 GLB_RST0_USB0 = 0x08000000U,
324
334 GLB_RST0_QDC0 = 0x10000000U,
335
345 GLB_RST0_QDC1 = 0x20000000U,
346
356 GLB_RST0_FLEXPWM0 = 0x40000000U,
357
367 GLB_RST0_FLEXPWM1 = 0x80000000U,
368
375 GLB_RST0_SET_DATA = 0xFFFFFFFFU,
376
383 GLB_RST0_CLR_DATA = 0xFFFFFFFFU,
384
394 GLB_RST1_OSTIMER0 = 0x00000001U,
395
405 GLB_RST1_ADC0 = 0x00000002U,
406
416 GLB_RST1_ADC1 = 0x00000004U,
417
427 GLB_RST1_CMP1 = 0x00000010U,
428
438 GLB_RST1_DAC0 = 0x00000020U,
439
449 GLB_RST1_OPAMP0 = 0x00000040U,
450
460 GLB_RST1_PORT0 = 0x00000080U,
461
471 GLB_RST1_PORT1 = 0x00000100U,
472
482 GLB_RST1_PORT2 = 0x00000200U,
483
493 GLB_RST1_PORT3 = 0x00000400U,
494
504 GLB_RST1_PORT4 = 0x00000800U,
505
515 GLB_RST1_FLEXCAN0 = 0x00001000U,
516
526 GLB_RST1_LPI2C2 = 0x00002000U,
527
537 GLB_RST1_LPI2C3 = 0x00004000U,
538
548 GLB_RST1_GPIO0 = 0x00100000U,
549
559 GLB_RST1_GPIO1 = 0x00200000U,
560
570 GLB_RST1_GPIO2 = 0x00400000U,
571
581 GLB_RST1_GPIO3 = 0x00800000U,
582
592 GLB_RST1_GPIO4 = 0x01000000U,
593
600 GLB_RST1_SET_DATA = 0xFFFFFFFFU,
601
608 GLB_RST1_CLR_DATA = 0xFFFFFFFFU,
609
619 GLB_CC0_INPUTMUX0 = 0x00000001U,
620
630 GLB_CC0_I3C0 = 0x00000002U,
631
641 GLB_CC0_CTIMER0 = 0x00000004U,
642
652 GLB_CC0_CTIMER1 = 0x00000008U,
653
663 GLB_CC0_CTIMER2 = 0x0000010U,
664
674 GLB_CC0_CTIMER3 = 0x00000020U,
675
685 GLB_CC0_CTIMER4 = 0x00000040U,
686
696 GLB_CC0_FREQME = 0x00000080U,
697
707 GLB_CC0_UTICK0 = 0x00000100U,
708
718 GLB_CC0_WWDT0 = 0x00000200U,
719
729 GLB_CC0_DMA = 0x00000400U,
730
740 GLB_CC0_AOI0 = 0x00000800U,
741
751 GLB_CC0_CRC0 = 0x00001000U,
752
762 GLB_CC0_EIM0 = 0x00002000U,
763
773 GLB_CC0_ERM0 = 0x00004000U,
774
784 GLB_CC0_FMC = 0x00008000U,
785
795 GLB_CC0_AOI1 = 0x00010000U,
796
806 GLB_CC0_FLEXIO0 = 0x00020000U,
807
817 GLB_CC0_LPI2C0 = 0x00040000U,
818
828 GLB_CC0_LPI2C1 = 0x00080000U,
829
839 GLB_CC0_LPSPI0 = 0x00100000U,
840
850 GLB_CC0_LPSPI1 = 0x00200000U,
851
861 GLB_CC0_LPUART0 = 0x00400000U,
862
872 GLB_CC0_LPUART1 = 0x00800000U,
873
883 GLB_CC0_LPUART2 = 0x01000000U,
884
894 GLB_CC0_LPUART3 = 0x02000000U,
895
905 GLB_CC0_LPUART4 = 0x04000000U,
906
916 GLB_CC0_USB0 = 0x08000000U,
917
927 GLB_CC0_QDC0 = 0x10000000U,
928
938 GLB_CC0_QDC1 = 0x20000000U,
939
949 GLB_CC0_FLEXPWM0 = 0x40000000U,
950
960 GLB_CC0_FLEXPWM1 = 0x80000000U,
961
968 GLB_CC0_SET_DATA = 0xFFFFFFFFU,
969
976 GLB_CC0_CLR_DATA = 0xFFFFFFFFU,
977
987 GLB_CC1_OSTIMER0 = 0x00000001U,
988
998 GLB_CC1_ADC0 = 0x00000002U,
999
1009 GLB_CC1_ADC1 = 0x00000004U,
1010
1020 GLB_CC1_CMP0 = 0x00000008U,
1021
1031 GLB_CC1_CMP1 = 0x00000010U,
1032
1042 GLB_CC1_DAC0 = 0x00000020U,
1043
1053 GLB_CC1_OPAMP0 = 0x00000040U,
1054
1064 GLB_CC1_PORT0 = 0x00000080U,
1065
1077 GLB_CC1_PORT1 = 0x00000100U,
1078
1088 GLB_CC1_PORT2 = 0x00000200U,
1089
1099 GLB_CC1_PORT3 = 0x00000400U,
1100
1110 GLB_CC1_PORT4 = 0x00000800U,
1111
1121 GLB_CC1_FLEXCAN0 = 0x00001000U,
1122
1132 GLB_CC1_LPI2C2 = 0x00002000U,
1133
1143 GLB_CC1_LPI2C3 = 0x00004000U,
1144
1154 GLB_CC1_RAMA = 0x00040000U,
1155
1165 GLB_CC1_RAMB = 0x00080000U,
1166
1176 GLB_CC1_GPIO0 = 0x00100000U,
1177
1187 GLB_CC1_GPIO1 = 0x00200000U,
1188
1198 GLB_CC1_GPIO2 = 0x00400000U,
1199
1209 GLB_CC1_GPIO3 = 0x00800000U,
1210
1220 GLB_CC1_GPIO4 = 0x01000000U,
1221
1231 GLB_CC1_ROMC = 0x02000000U,
1232
1239 GLB_CC_SET_DATA = 0xFFFFFFFFU,
1240
1247 GLB_CC_CLR_DATA = 0xFFFFFFFFU,
1248
1258 GLB_ACC0_INPUTMUX0 = 0x00000001U,
1259
1269 GLB_ACC0_I3C0 = 0x00000002U,
1270
1280 GLB_ACC0_CTIMER0 = 0x00000004U,
1281
1291 GLB_ACC0_CTIMER1 = 0x00000008U,
1292
1302 GLB_ACC0_CTIMER2 = 0x00000010U,
1303
1313 GLB_ACC0_CTIMER3 = 0x00000020U,
1314
1324 GLB_ACC0_CTIMER4 = 0x00000040U,
1325
1335 GLB_ACC0_FREQME = 0x00000080U,
1336
1346 GLB_ACC0_UTICK0 = 0x00000100U,
1347
1357 GLB_ACC0_WWDT0 = 0x00000200U,
1358
1368 GLB_ACC0_DMA = 0x00000400U,
1369
1379 GLB_ACC0_AOI0 = 0x00000800U,
1380
1390 GLB_ACC0_CRC0 = 0x00001000U,
1391
1401 GLB_ACC0_EIM0 = 0x00002000U,
1402
1412 GLB_ACC0_ERM0 = 0x00004000U,
1413
1423 GLB_ACC0_FMC = 0x00008000U,
1424
1434 GLB_ACC0_AOI1 = 0x00010000U,
1435
1445 GLB_ACC0_FLEXIO0 = 0x00020000U,
1446
1456 GLB_ACC0_LPI2C0 = 0x00040000U,
1457
1467 GLB_ACC0_LPI2C1 = 0x00080000U,
1468
1478 GLB_ACC0_LPSPI0 = 0x00100000U,
1479
1489 GLB_ACC0_LPSPI1 = 0x00200000U,
1490
1500 GLB_ACC0_LPUART0 = 0x00400000U,
1501
1511 GLB_ACC0_LPUART1 = 0x00800000U,
1512
1522 GLB_ACC0_LPUART2 = 0x01000000U,
1523
1533 GLB_ACC0_LPUART3 = 0x02000000U,
1534
1544 GLB_ACC0_LPUART4 = 0x04000000U,
1545
1555 GLB_ACC0_USB0 = 0x08000000U,
1556
1566 GLB_ACC0_QDC0 = 0x10000000U,
1567
1577 GLB_ACC0_QDC1 = 0x20000000U,
1578
1588 GLB_ACC0_FLEXPWM0 = 0x40000000U,
1589
1599 GLB_ACC0_FLEXPWM1 = 0x80000000U,
1600
1610 GLB_ACC1_OSTIMER0 = 0x00000001U,
1611
1621 GLB_ACC1_ADC0 = 0x00000002U,
1622
1632 GLB_ACC1_ADC1 = 0x00000004U,
1633
1643 GLB_ACC1_CMP0 = 0x00000008U,
1644
1654 GLB_ACC1_CMP1 = 0x00000010U,
1655
1665 GLB_ACC1_DAC0 = 0x00000020U,
1666
1676 GLB_ACC1_OPAMP0 = 0x00000040U,
1677
1687 GLB_ACC1_PORT0 = 0x00000080U,
1688
1698 GLB_ACC1_PORT1 = 0x00000100U,
1699
1709 GLB_ACC1_PORT2 = 0x00000200U,
1710
1720 GLB_ACC1_PORT3 = 0x00000400U,
1721
1731 GLB_ACC1_PORT4 = 0x00000800U,
1732
1742 GLB_ACC1_FLEXCAN0 = 0x00001000U,
1743
1753 GLB_ACC1_LPI2C2 = 0x00002000U,
1754
1764 GLB_ACC1_LPI2C3 = 0x00004000U,
1765
1775 GLB_ACC1_RAMA = 0x00040000U,
1776
1786 GLB_ACC1_RAMB = 0x00080000U,
1787
1797 GLB_ACC1_GPIO0 = 0x00100000U,
1798
1808 GLB_ACC1_GPIO1 = 0x00200000U,
1809
1819 GLB_ACC1_GPIO2 = 0x00400000U,
1820
1830 GLB_ACC1_GPIO3 = 0x00800000U,
1831
1841 GLB_ACC1_GPIO4 = 0x01000000U,
1842
1852 GLB_ACC1_ROMC = 0x02000000U,
1853
1869 I3C0_FCLK_CLKSEL_MUX = 0x00000007U,
1870
1876 I3C0_FCLK_CLKDIV_DIV = 0x0000000FU,
1877
1887 I3C0_FCLK_CLKDIV_RESET = 0x20000000U,
1888
1898 I3C0_FCLK_CLKDIV_HALT = 0x40000000U,
1899
1909 I3C0_FCLK_CLKDIV_UNSTAB = 0x80000000U,
1910
1928 CTIMER0_CLKSEL_MUX = 0x00000007U,
1929
1935 CTIMER0_CLKDIV_DIV = 0x0000000FU,
1936
1946 CTIMER0_CLKDIV_RESET = 0x20000000U,
1947
1957 CTIMER0_CLKDIV_HALT = 0x40000000U,
1958
1968 CTIMER0_CLKDIV_UNSTAB = 0x80000000U,
1969
1987 CTIMER1_CLKSEL_MUX = 0x00000007U,
1988
1994 CTIMER1_CLKDIV_DIV = 0x0000000FU,
1995
2005 CTIMER1_CLKDIV_RESET = 0x20000000U,
2006
2016 CTIMER1_CLKDIV_HALT = 0x40000000U,
2017
2027 CTIMER1_CLKDIV_UNSTAB = 0x80000000U,
2028
2046 CTIMER2_CLKSEL_MUX = 0x00000007U,
2047
2053 CTIMER2_CLKDIV_DIV = 0x0000000FU,
2054
2064 CTIMER2_CLKDIV_RESET = 0x20000000U,
2065
2075 CTIMER2_CLKDIV_HALT = 0x40000000U,
2076
2086 CTIMER2_CLKDIV_UNSTAB = 0x80000000U,
2087
2105 CTIMER3_CLKSEL_MUX = 0x00000007U,
2106
2112 CTIMER3_CLKDIV_DIV = 0x0000000FU,
2113
2123 CTIMER3_CLKDIV_RESET = 0x20000000U,
2124
2134 CTIMER3_CLKDIV_HALT = 0x40000000U,
2135
2145 CTIMER3_CLKDIV_UNSTAB = 0x80000000U,
2146
2164 CTIMER4_CLKSEL_MUX = 0x00000007U,
2165
2171 CTIMER4_CLKDIV_DIV = 0x0000000FU,
2172
2182 CTIMER4_CLKDIV_RESET = 0x20000000U,
2183
2193 CTIMER4_CLKDIV_HALT = 0x40000000U,
2194
2204 CTIMER4_CLKDIV_UNSTAB = 0x80000000U,
2205
2211 WWDT0_CLKDIV_DIV = 0x0000000FU,
2212
2222 WWDT0_CLKDIV_RESET = 0x20000000U,
2223
2233 WWDT0_CLKDIV_HALT = 0x40000000U,
2234
2244 WWDT0_CLKDIV_UNSTAB = 0x80000000U,
2245
2261 FLEXIO0_CLKSEL_MUX = 0x00000007U,
2262
2268 FLEXIO0_CLKDIV_DIV = 0x0000000FU,
2269
2279 FLEXIO0_CLKDIV_RESET = 0x20000000U,
2280
2290 FLEXIO0_CLKDIV_HALT = 0x40000000U,
2291
2301 FLEXIO0_CLKDIV_UNSTAB = 0x80000000U,
2302
2318 LPI2C0_CLKSEL_MUX = 0x00000007U,
2319
2325 LPI2C0_CLKDIV_DIV = 0x0000000FU,
2326
2336 LPI2C0_CLKDIV_RESET = 0x20000000U,
2337
2347 LPI2C0_CLKDIV_HALT = 0x40000000U,
2348
2358 LPI2C0_CLKDIV_UNSTAB = 0x80000000U,
2359
2375 LPI2C1_CLKSEL_MUX = 0x00000007U,
2376
2382 LPI2C1_CLKDIV_DIV = 0x0000000FU,
2383
2393 LPI2C1_CLKDIV_RESET = 0x20000000U,
2394
2404 LPI2C1_CLKDIV_HALT = 0x40000000U,
2405
2415 LPI2C1_CLKDIV_UNSTAB = 0x80000000U,
2416
2432 LPSPI0_CLKSEL_MUX = 0x00000007U,
2433
2439 LPSPI0_CLKDIV_DIV = 0x0000000FU,
2440
2450 LPSPI0_CLKDIV_RESET = 0x20000000U,
2451
2461 LPSPI0_CLKDIV_HALT = 0x40000000U,
2462
2472 LPSPI0_CLKDIV_UNSTAB = 0x80000000U,
2473
2489 LPSPI1_CLKSEL_MUX = 0x00000007U,
2490
2496 LPSPI1_CLKDIV_DIV = 0x0000000FU,
2497
2507 LPSPI1_CLKDIV_RESET = 0x20000000U,
2508
2518 LPSPI1_CLKDIV_HALT = 0x40000000U,
2519
2529 LPSPI1_CLKDIV_UNSTAB = 0x80000000U,
2530
2548 LPUART0_CLKSEL_MUX = 0x00000007U,
2549
2555 LPUART0_CLKDIV_DIV = 0x0000000FU,
2556
2566 LPUART0_CLKDIV_RESET = 0x20000000U,
2567
2577 LPUART0_CLKDIV_HALT = 0x40000000U,
2578
2588 LPUART0_CLKDIV_UNSTAB = 0x80000000U,
2589
2607 LPUART1_CLKSEL_MUX = 0x00000007U,
2608
2614 LPUART1_CLKDIV_DIV = 0x0000000FU,
2615
2625 LPUART1_CLKDIV_RESET = 0x20000000U,
2626
2636 LPUART1_CLKDIV_HALT = 0x40000000U,
2637
2647 LPUART1_CLKDIV_UNSTAB = 0x80000000U,
2648
2666 LPUART2_CLKSEL_MUX = 0x00000007U,
2667
2673 LPUART2_CLKDIV_DIV = 0x0000000FU,
2674
2684 LPUART2_CLKDIV_RESET = 0x20000000U,
2685
2695 LPUART2_CLKDIV_HALT = 0x40000000U,
2696
2706 LPUART2_CLKDIV_UNSTAB = 0x80000000U,
2707
2725 LPUART3_CLKSEL_MUX = 0x00000007U,
2726
2732 LPUART3_CLKDIV_DIV = 0x0000000FU,
2733
2743 LPUART3_CLKDIV_RESET = 0x20000000U,
2744
2754 LPUART3_CLKDIV_HALT = 0x40000000U,
2755
2765 LPUART3_CLKDIV_UNSTAB = 0x80000000U,
2766
2784 LPUART4_CLKSEL_MUX = 0x00000007U,
2785
2791 LPUART4_CLKDIV_DIV = 0x0000000FU,
2792
2802 LPUART4_CLKDIV_RESET = 0x20000000U,
2803
2813 LPUART4_CLKDIV_HALT = 0x40000000U,
2814
2824 LPUART4_CLKDIV_UNSTAB = 0x80000000U,
2825
2837 USB0_CLKSEL_MUX = 0x00000003U,
2838
2854 LPTMR0_CLKSEL_MUX = 0x00000007U,
2855
2861 LPTMR0_CLKDIV_DIV = 0x0000000FU,
2862
2872 LPTMR0_CLKDIV_RESET = 0x20000000U,
2873
2883 LPTMR0_CLKDIV_HALT = 0x40000000U,
2884
2894 LPTMR0_CLKDIV_UNSTAB = 0x80000000U,
2895
2907 OSTIMER0_CLKSEL_MUX = 0x00000003U,
2908
2924 ADC0_CLKSEL_MUX = 0x00000007U,
2925
2931 ADC0_CLKDIV_DIV = 0x0000000FU,
2932
2942 ADC0_CLKDIV_RESET = 0x20000000U,
2943
2953 ADC0_CLKDIV_HALT = 0x40000000U,
2954
2964 ADC0_CLKDIV_UNSTAB = 0x80000000U,
2965
2981 ADC1_CLKSEL_MUX = 0x00000007U,
2982
2988 ADC1_CLKDIV_DIV = 0x0000000FU,
2989
2999 ADC1_CLKDIV_RESET = 0x20000000U,
3000
3010 ADC1_CLKDIV_HALT = 0x40000000U,
3011
3021 ADC1_CLKDIV_UNSTAB = 0x80000000U,
3022
3028 CMP0_FUNC_CLKDIV_DIV = 0x0000000FU,
3029
3039 CMP0_FUNC_CLKDIV_RESET = 0x20000000U,
3040
3050 CMP0_FUNC_CLKDIV_HALT = 0x40000000U,
3051
3061 CMP0_FUNC_CLKDIV_UNSTAB = 0x80000000U,
3062
3078 CMP0_RR_CLKSEL_MUX = 0x00000007U,
3079
3085 CMP0_RR_CLKDIV_DIV = 0x0000000FU,
3086
3096 CMP0_RR_CLKDIV_RESET = 0x20000000U,
3097
3107 CMP0_RR_CLKDIV_HALT = 0x40000000U,
3108
3118 CMP0_RR_CLKDIV_UNSTAB = 0x80000000U,
3119
3125 CMP1_FUNC_CLKDIV_DIV = 0x0000000FU,
3126
3136 CMP1_FUNC_CLKDIV_RESET = 0x20000000U,
3137
3147 CMP1_FUNC_CLKDIV_HALT = 0x40000000U,
3148
3158 CMP1_FUNC_CLKDIV_UNSTAB = 0x80000000U,
3159
3175 CMP1_RR_CLKSEL_MUX = 0x00000007U,
3176
3182 CMP1_RR_CLKDIV_DIV = 0x0000000FU,
3183
3193 CMP1_RR_CLKDIV_RESET = 0x20000000U,
3194
3204 CMP1_RR_CLKDIV_HALT = 0x40000000U,
3205
3215 CMP1_RR_CLKDIV_UNSTAB = 0x80000000U,
3216
3232 DAC0_CLKSEL_MUX = 0x00000007U,
3233
3239 DAC0_CLKDIV_DIV = 0x0000000FU,
3240
3250 DAC0_CLKDIV_RESET = 0x20000000U,
3251
3261 DAC0_CLKDIV_HALT = 0x40000000U,
3262
3272 DAC0_CLKDIV_UNSTAB = 0x80000000U,
3273
3285 FLEXCAN0_CLKSEL_MUX = 0x00000007U,
3286
3292 FLEXCAN0_CLKDIV_DIV = 0x0000000FU,
3293
3303 FLEXCAN0_CLKDIV_RESET = 0x20000000U,
3304
3314 FLEXCAN0_CLKDIV_HALT = 0x40000000U,
3315
3325 FLEXCAN0_CLKDIV_UNSTAB = 0x80000000U,
3326
3342 LPI2C2_CLKSEL_MUX = 0x00000007U,
3343
3349 LPI2C2_CLKDIV_DIV = 0x0000000FU,
3350
3360 LPI2C2_CLKDIV_RESET = 0x20000000U,
3361
3371 LPI2C2_CLKDIV_HALT = 0x40000000U,
3372
3382 LPI2C2_CLKDIV_UNSTAB = 0x80000000U,
3383
3399 LPI2C3_CLKSEL_MUX = 0x00000007U,
3400
3406 LPI2C3_CLKDIV_DIV = 0x0000000FU,
3407
3417 LPI2C3_CLKDIV_RESET = 0x20000000U,
3418
3428 LPI2C3_CLKDIV_HALT = 0x40000000U,
3429
3439 LPI2C3_CLKDIV_UNSTAB = 0x80000000U,
3440
3454 DBG_TRACE_CLKSEL_MUX = 0x00000003U,
3455
3461 DBG_TRACE_CLKDIV_DIV = 0x0000000FU,
3462
3472 DBG_TRACE_CLKDIV_RESET = 0x20000000U,
3473
3483 DBG_TRACE_CLKDIV_HALT = 0x40000000U,
3484
3494 DBG_TRACE_CLKDIV_UNSTAB = 0x80000000U,
3495
3513 CLKOUT_CLKSEL_MUX = 0x00000007U,
3514
3520 CLKOUT_CLKDIV_DIV = 0x0000000FU,
3521
3531 CLKOUT_CLKDIV_RESET = 0x20000000U,
3532
3542 CLKOUT_CLKDIV_HALT = 0x40000000U,
3543
3553 CLKOUT_CLKDIV_UNSTAB = 0x80000000U,
3554
3568 SYSTICK_CLKSEL_MUX = 0x00000003U,
3569
3575 SYSTICK_CLKDIV_DIV = 0x0000000FU,
3576
3586 SYSTICK_CLKDIV_RESET = 0x20000000U,
3587
3597 SYSTICK_CLKDIV_HALT = 0x40000000U,
3598
3608 SYSTICK_CLKDIV_UNSTAB = 0x80000000U,
3609
3615 FRO_HF_DIV_CLKDIV_DIV = 0x0000000FU,
3616
3626 FRO_HF_DIV_CLKDIV_UNSTAB = 0x80000000U
3627};
3628
3629/* ***************************************************************************************
3630 * End of file
3631 */
3632
3633#endif /* CHIP_34B69AFC_7DCB_4776_A499_568986B2AAB5 */
Definition mrcc/Count.h:22
Mask
MRCC_Register_Masks MRCC Register Masks.
Definition mrcc/Mask.h:38
@ LPUART0_CLKDIV_RESET
MRCC_LPUART0_CLKDIV - RESET.
@ CTIMER2_CLKDIV_UNSTAB
MRCC_CTIMER2_CLKDIV - UNSTAB.
@ CTIMER0_CLKSEL_MUX
MRCC_CTIMER0_CLKSEL - MUX.
@ FRO_HF_DIV_CLKDIV_UNSTAB
MRCC_FRO_HF_DIV_CLKDIV - UNSTAB.
@ GLB_RST1_LPI2C3
MRCC_GLB_RST1 - LPI2C3.
@ GLB_CC1_RAMA
MRCC_GLB_CC1 - RAMA.
@ CLKOUT_CLKDIV_HALT
MRCC_CLKOUT_CLKDIV - HALT.
@ GLB_ACC0_LPUART3
MRCC_GLB_ACC0 - LPUART3.
@ DAC0_CLKDIV_RESET
MRCC_DAC0_CLKDIV - RESET.
@ FLEXCAN0_CLKDIV_UNSTAB
MRCC_FLEXCAN0_CLKDIV - UNSTAB.
@ GLB_CC0_FLEXPWM0
MRCC_GLB_CC0 - FLEXPWM0.
@ GLB_RST0_CTIMER4
MRCC_GLB_RST0 - CTIMER4.
@ GLB_CC0_LPI2C0
MRCC_GLB_CC0 - LPI2C0.
@ FLEXCAN0_CLKDIV_RESET
MRCC_FLEXCAN0_CLKDIV - RESET.
@ ADC0_CLKDIV_UNSTAB
MRCC_ADC0_CLKDIV - UNSTAB.
@ LPI2C0_CLKDIV_HALT
MRCC_LPI2C0_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_HALT
MRCC_CMP0_RR_CLKDIV - HALT.
@ LPUART3_CLKDIV_UNSTAB
MRCC_LPUART3_CLKDIV - UNSTAB.
@ CTIMER1_CLKDIV_RESET
MRCC_CTIMER1_CLKDIV - RESET.
@ LPSPI0_CLKDIV_DIV
MRCC_LPSPI0_CLKDIV - DIV.
@ CTIMER2_CLKSEL_MUX
MRCC_CTIMER2_CLKSEL - MUX.
@ CTIMER1_CLKDIV_DIV
MRCC_CTIMER1_CLKDIV - DIV.
@ FLEXIO0_CLKDIV_RESET
MRCC_FLEXIO0_CLKDIV - RESET.
@ GLB_CC0_AOI0
MRCC_GLB_CC0 - AOI0.
@ CTIMER4_CLKDIV_UNSTAB
MRCC_CTIMER4_CLKDIV - UNSTAB.
@ LPI2C3_CLKDIV_HALT
MRCC_LPI2C3_CLKDIV - HALT.
@ GLB_RST0_CLR_DATA
MRCC_GLB_RST0_CLR - DATA.
@ GLB_ACC1_GPIO4
MRCC_GLB_ACC1 - GPIO4.
@ CMP1_RR_CLKSEL_MUX
MRCC_CMP1_RR_CLKSEL - MUX.
@ CMP1_FUNC_CLKDIV_UNSTAB
MRCC_CMP1_FUNC_CLKDIV - UNSTAB.
@ GLB_ACC1_ADC1
MRCC_GLB_ACC1 - ADC1.
@ GLB_CC0_FMC
MRCC_GLB_CC0 - FMC.
@ CMP1_RR_CLKDIV_HALT
MRCC_CMP1_RR_CLKDIV - CHALT.
@ FLEXCAN0_CLKDIV_DIV
MRCC_FLEXCAN0_CLKDIV - DIV.
@ DAC0_CLKDIV_UNSTAB
MRCC_DAC0_CLKDIV - UNSTAB.
@ GLB_ACC1_OPAMP0
MRCC_GLB_ACC1 - OPAMP0.
@ CTIMER4_CLKDIV_RESET
MRCC_CTIMER4_CLKDIV - RESET.
@ DAC0_CLKDIV_DIV
MRCC_DAC0_CLKDIV - DIV.
@ GLB_CC0_LPSPI1
MRCC_GLB_CC0 - LPSPI1.
@ FLEXCAN0_CLKDIV_HALT
MRCC_FLEXCAN0_CLKDIV - HALT.
@ GLB_CC0_CTIMER3
MRCC_GLB_CC0 - CTIMER3.
@ CTIMER4_CLKDIV_DIV
MRCC_CTIMER4_CLKDIV - DIV.
@ I3C0_FCLK_CLKDIV_DIV
MRCC_I3C0_FCLK_CLKDIV - DIV.
@ GLB_ACC1_PORT3
MRCC_GLB_ACC1 - PORT3.
@ ADC0_CLKDIV_DIV
MRCC_ADC0_CLKDIV - DIV.
@ GLB_ACC1_LPI2C3
MRCC_GLB_ACC1 - LPI2C3.
@ CLKOUT_CLKDIV_UNSTAB
MRCC_CLKOUT_CLKDIV - UNSTAB.
@ GLB_ACC0_I3C0
MRCC_GLB_ACC0 - I3C0.
@ GLB_ACC0_ERM0
MRCC_GLB_ACC0 - ERM0.
@ I3C0_FCLK_CLKSEL_MUX
MRCC_I3C0_FCLK_CLKSEL - MUX.
@ GLB_RST0_FREQME
MRCC_GLB_RST0 - FREQME.
@ GLB_RST1_PORT4
MRCC_GLB_RST1 - PORT4.
@ GLB_ACC1_FLEXCAN0
MRCC_GLB_ACC1 - FLEXCAN0.
@ DBG_TRACE_CLKDIV_DIV
MRCC_DBG_TRACE_CLKDIV - DIV.
@ GLB_RST1_SET_DATA
MRCC_GLB_RST1_SET - DATA.
@ SYSTICK_CLKSEL_MUX
MRCC_SYSTICK_CLKSEL - MUX.
@ LPI2C2_CLKDIV_HALT
MRCC_LPI2C2_CLKDIV - HALT.
@ LPUART4_CLKDIV_HALT
MRCC_LPUART4_CLKDIV - HALT.
@ CMP0_FUNC_CLKDIV_HALT
MRCC_CMP0_FUNC_CLKDIV - HALT.
@ CLKOUT_CLKDIV_DIV
MRCC_CLKOUT_CLKDIV - DIV.
@ GLB_ACC0_USB0
MRCC_GLB_ACC0 - USB0.
@ CMP1_FUNC_CLKDIV_RESET
MRCC_CMP1_FUNC_CLKDIV - RESET.
@ GLB_CC0_AOI1
MRCC_GLB_CC0 - AOI1.
@ CLKOUT_CLKDIV_RESET
MRCC_CLKOUT_CLKDIV - RESET.
@ LPUART2_CLKSEL_MUX
MRCC_LPUART2_CLKSEL - MUX.
@ CTIMER0_CLKDIV_RESET
MRCC_CTIMER0_CLKDIV - RESET.
@ CTIMER0_CLKDIV_HALT
MRCC_CTIMER0_CLKDIV - HALT.
@ LPI2C2_CLKDIV_UNSTAB
MRCC_LPI2C2_CLKDIV - UNSTAB.
@ GLB_RST0_AOI0
MRCC_GLB_RST0 - AOI0.
@ GLB_ACC1_PORT1
MRCC_GLB_ACC1 - PORT1.
@ GLB_CC1_CMP0
MRCC_GLB_CC1 - CMP0.
@ LPUART2_CLKDIV_RESET
MRCC_LPUART2_CLKDIV - RESET.
@ LPI2C0_CLKDIV_UNSTAB
MRCC_LPI2C0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_RESET
MRCC_CMP0_FUNC_CLKDIV - RESET.
@ FLEXIO0_CLKDIV_UNSTAB
MRCC_FLEXIO0_CLKDIV - UNSTAB.
@ GLB_ACC0_INPUTMUX0
MRCC_GLB_ACC0 - INPUTMUX0.
@ GLB_CC1_ADC1
MRCC_GLB_CC1 - ADC1.
@ GLB_ACC0_QDC0
MRCC_GLB_ACC0 - QDC0.
@ LPUART3_CLKDIV_RESET
MRCC_LPUART3_CLKDIV - RESET.
@ CTIMER2_CLKDIV_RESET
MRCC_CTIMER2_CLKDIV - RESET.
@ GLB_ACC0_LPUART4
MRCC_GLB_ACC0 - LPUART4.
@ GLB_CC0_LPUART2
MRCC_GLB_CC0 - LPUART2.
@ GLB_ACC1_PORT2
MRCC_GLB_ACC1 - PORT2.
@ WWDT0_CLKDIV_DIV
MRCC_WWDT0_CLKDIV - DIV.
@ GLB_ACC1_GPIO3
MRCC_GLB_ACC1 - GPIO3.
@ GLB_ACC0_CRC0
MRCC_GLB_ACC0 - CRC0.
@ GLB_CC0_CTIMER0
MRCC_GLB_CC0 - CTIMER0.
@ DBG_TRACE_CLKDIV_RESET
MRCC_DBG_TRACE_CLKDIV - RESET.
@ GLB_RST1_PORT1
MRCC_GLB_RST1 - PORT1.
@ LPSPI1_CLKDIV_HALT
MRCC_LPSPI1_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_UNSTAB
MRCC_CMP0_RR_CLKDIV - UNSTAB.
@ GLB_ACC0_QDC1
MRCC_GLB_ACC0 - QDC1.
@ ADC0_CLKDIV_HALT
MRCC_ADC0_CLKDIV - HALT.
@ GLB_CC1_FLEXCAN0
MRCC_GLB_CC1 - FLEXCAN0.
@ GLB_ACC1_GPIO0
MRCC_GLB_ACC1 - GPIO0.
@ GLB_RST0_UTICK0
MRCC_GLB_RST0 - UTICK0.
@ GLB_RST1_ADC0
MRCC_GLB_RST1 - ADC0.
@ LPTMR0_CLKDIV_HALT
MRCC_LPTMR0_CLKDIV - HALT.
@ LPI2C3_CLKDIV_UNSTAB
MRCC_LPI2C3_CLKDIV - UNSTAB.
@ CTIMER0_CLKDIV_UNSTAB
MRCC_CTIMER0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_DIV
MRCC_CMP0_FUNC_CLKDIV - DIV.
@ GLB_ACC1_GPIO2
MRCC_GLB_ACC1 - GPIO2.
@ CTIMER3_CLKDIV_RESET
MRCC_CTIMER3_CLKDIV - RESET.
@ GLB_RST0_EIM0
MRCC_GLB_RST0 - EIM0.
@ GLB_CC0_LPUART3
MRCC_GLB_CC0 - LPUART3.
@ CTIMER3_CLKDIV_UNSTAB
MRCC_CTIMER3_CLKDIV - UNSTAB.
@ LPUART0_CLKDIV_HALT
MRCC_LPUART0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM0
MRCC_GLB_ACC0 - FLEXPWM0.
@ DBG_TRACE_CLKDIV_HALT
MRCC_DBG_TRACE_CLKDIV - HALT.
@ SYSTICK_CLKDIV_HALT
MRCC_SYSTICK_CLKDIV - HALT.
@ GLB_CC_SET_DATA
MRCC_GLB_CC_SET - DATA.
@ GLB_RST0_QDC1
MRCC_GLB_RST0 - QDC1.
@ GLB_ACC1_ADC0
MRCC_GLB_ACC1 - ADC0.
@ LPI2C1_CLKSEL_MUX
MRCC_LPI2C1_CLKSEL - MUX.
@ GLB_ACC0_CTIMER1
MRCC_GLB_ACC0 - CTIMER1.
@ LPI2C3_CLKDIV_RESET
MRCC_LPI2C3_CLKDIV - RESET.
@ GLB_CC0_DMA
MRCC_GLB_CC0 - DMA.
@ ADC1_CLKDIV_DIV
MRCC_ADC1_CLKDIV - DIV.
@ CMP0_RR_CLKDIV_RESET
MRCC_CMP0_RR_CLKDIV - RESET.
@ GLB_ACC1_GPIO1
MRCC_GLB_ACC1 - GPIO1.
@ GLB_ACC0_CTIMER3
MRCC_GLB_ACC0 - CTIMER3.
@ GLB_RST0_LPUART4
MRCC_GLB_RST0 - LPUART4.
@ GLB_RST1_PORT2
MRCC_GLB_RST1 - PORT2.
@ LPI2C2_CLKDIV_DIV
MRCC_LPI2C2_CLKDIV - DIV.
@ CMP0_RR_CLKSEL_MUX
MRCC_CMP0_RR_CLKSEL - MUX.
@ WWDT0_CLKDIV_HALT
MRCC_WWDT0_CLKDIV - HALT.
@ GLB_RST1_GPIO0
MRCC_GLB_RST1 - GPIO0.
@ GLB_ACC0_LPI2C0
MRCC_GLB_ACC0 - LPI2C0.
@ GLB_RST1_PORT0
MRCC_GLB_RST1 - PORT0.
@ LPI2C1_CLKDIV_RESET
MRCC_LPI2C1_CLKDIV - RESET.
@ GLB_RST0_USB0
MRCC_GLB_RST0 - USB0.
@ LPUART1_CLKDIV_RESET
MRCC_LPUART1_CLKDIV - RESET.
@ LPI2C2_CLKDIV_RESET
MRCC_LPI2C2_CLKDIV - RESET.
@ GLB_CC0_LPUART0
MRCC_GLB_CC0 - LPUART0.
@ GLB_ACC0_LPSPI1
MRCC_GLB_ACC0 - LPSPI1.
@ FLEXIO0_CLKDIV_HALT
MRCC_FLEXIO0_CLKDIV - HALT.
@ GLB_CC0_CTIMER1
MRCC_GLB_CC0 - CTIMER1.
@ GLB_ACC0_AOI0
MRCC_GLB_ACC0 - AOI0.
@ ADC1_CLKDIV_RESET
MRCC_ADC1_CLKDIV - RESET.
@ GLB_RST1_ADC1
MRCC_GLB_RST1 - ADC1.
@ LPTMR0_CLKDIV_UNSTAB
MRCC_LPTMR0_CLKDIV - UNSTAB.
@ LPI2C0_CLKSEL_MUX
MRCC_LPI2C0_CLKSEL - MUX.
@ GLB_RST0_CTIMER0
MRCC_GLB_RST0 - CTIMER0.
@ GLB_ACC0_FLEXIO0
MRCC_GLB_ACC0 - FLEXIO0.
@ CTIMER1_CLKDIV_HALT
MRCC_CTIMER1_CLKDIV - HALT.
@ GLB_CC1_ADC0
MRCC_GLB_CC1 - ADC0.
@ LPUART4_CLKSEL_MUX
MRCC_LPUART4_CLKSEL - MUX.
@ GLB_RST0_LPI2C0
MRCC_GLB_RST0 - LPI2C0.
@ GLB_RST1_OPAMP0
MRCC_GLB_RST1 - OPAMP0.
@ CMP0_FUNC_CLKDIV_UNSTAB
MRCC_CMP0_FUNC_CLKDIV - UNSTAB.
@ GLB_CC0_FREQME
MRCC_GLB_CC0 - FREQME.
@ ADC0_CLKSEL_MUX
MRCC_ADC0_CLKSEL - MUX.
@ GLB_CC0_WWDT0
MRCC_GLB_CC0 - WWDT0.
@ GLB_CC0_UTICK0
MRCC_GLB_CC0 - UTICK0.
@ GLB_RST0_FLEXPWM0
MRCC_GLB_RST0 - FLEXPWM0.
@ LPUART2_CLKDIV_DIV
MRCC_LPUART2_CLKDIV - DIV.
@ GLB_CC1_GPIO4
MRCC_GLB_CC1 - GPIO4.
@ GLB_CC0_FLEXIO0
MRCC_GLB_CC0 - FLEXIO0.
@ GLB_ACC1_RAMB
MRCC_GLB_ACC1 - RAMB.
@ GLB_RST0_LPUART1
MRCC_GLB_RST0 - LPUART1.
@ LPSPI1_CLKDIV_RESET
MRCC_LPSPI1_CLKDIV - RESET.
@ GLB_CC0_FLEXPWM1
MRCC_GLB_CC0 - FLEXPWM1.
@ LPSPI0_CLKSEL_MUX
MRCC_LPSPI0_CLKSEL - MUX.
@ CMP0_RR_CLKDIV_DIV
MRCC_CMP0_RR_CLKDIV - DIV.
@ LPSPI1_CLKDIV_DIV
MRCC_LPSPI1_CLKDIV - DIV.
@ GLB_CC1_OPAMP0
MRCC_GLB_CC1 - OPAMP0.
@ LPI2C3_CLKDIV_DIV
MRCC_LPI2C3_CLKDIV - DIV.
@ CTIMER3_CLKDIV_HALT
MRCC_CTIMER3_CLKDIV - HALT.
@ GLB_RST0_CTIMER3
MRCC_GLB_RST0 - CTIMER3.
@ GLB_CC1_PORT0
MRCC_GLB_CC1 - PORT0.
@ LPTMR0_CLKSEL_MUX
MRCC_LPTMR0_CLKSEL - MUX.
@ GLB_ACC0_WWDT0
MRCC_GLB_ACC0 - WWDT0.
@ GLB_CC1_LPI2C2
MRCC_GLB_CC1 - LPI2C2.
@ GLB_CC0_LPUART4
MRCC_GLB_CC0 - LPUART4.
@ LPI2C0_CLKDIV_DIV
MRCC_LPI2C0_CLKDIV - DIV.
@ GLB_RST1_CMP1
MRCC_GLB_RST1 - CMP1.
@ CTIMER2_CLKDIV_DIV
MRCC_CTIMER2_CLKDIV - DIV.
@ LPUART0_CLKDIV_DIV
MRCC_LPUART0_CLKDIV - DIV.
@ LPUART1_CLKDIV_UNSTAB
MRCC_LPUART1_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO3
MRCC_GLB_CC1 - GPIO3.
@ GLB_RST0_FLEXIO0
MRCC_GLB_RST0 - FLEXIO0.
@ WWDT0_CLKDIV_UNSTAB
MRCC_WWDT0_CLKDIV - UNSTAB.
@ GLB_CC0_I3C0
MRCC_GLB_CC0 - I3C0.
@ GLB_ACC1_CMP1
MRCC_GLB_ACC1 - CMP1.
@ GLB_CC1_CMP1
MRCC_GLB_CC1 - CMP1.
@ FLEXIO0_CLKSEL_MUX
MRCC_FLEXIO0_CLKSEL - MUX.
@ GLB_ACC0_EIM0
MRCC_GLB_ACC0 - EIM0.
@ GLB_CC0_SET_DATA
MRCC_GLB_CC0_SET - DATA.
@ GLB_CC0_LPI2C1
MRCC_GLB_CC0 - LPI2C1.
@ GLB_ACC0_LPUART2
MRCC_GLB_ACC0 - LPUART2.
@ GLB_CC1_PORT2
MRCC_GLB_CC1 - PORT2.
@ SYSTICK_CLKDIV_RESET
MRCC_SYSTICK_CLKDIV - RESET.
@ CTIMER3_CLKDIV_DIV
MRCC_CTIMER3_CLKDIV - DIV.
@ GLB_RST1_GPIO2
MRCC_GLB_RST1 - GPIO2.
@ GLB_ACC0_FMC
MRCC_GLB_ACC0 - FMC.
@ GLB_CC0_LPSPI0
MRCC_GLB_CC0 - LPSPI0.
@ CTIMER1_CLKSEL_MUX
MRCC_CTIMER1_CLKSEL - MUX.
@ DBG_TRACE_CLKSEL_MUX
MRCC_DBG_TRACE_CLKSEL - MUX.
@ GLB_RST0_INPUTMUX0
MRCC_GLB_RST0 - INPUTMUX0.
@ SYSTICK_CLKDIV_DIV
MRCC_SYSTICK_CLKDIV - DIV.
@ GLB_RST1_GPIO4
MRCC_GLB_RST1 - GPIO4.
@ GLB_ACC0_AOI1
MRCC_GLB_ACC0 - AOI1.
@ LPI2C3_CLKSEL_MUX
MRCC_LPI2C3_CLKSEL - MUX.
@ LPUART4_CLKDIV_UNSTAB
MRCC_LPUART4_CLKDIV - UNSTAB.
@ GLB_RST0_AOI1
MRCC_GLB_RST0 - AOI1.
@ GLB_RST0_FLEXPWM1
MRCC_GLB_RST0 - FLEXPWM1.
@ LPSPI0_CLKDIV_RESET
MRCC_LPSPI0_CLKDIV - RESET.
@ GLB_CC0_INPUTMUX0
MRCC_GLB_CC0 - INPUTMUX0.
@ GLB_CC1_OSTIMER0
MRCC_GLB_CC1 - OSTIMER0.
@ FLEXIO0_CLKDIV_DIV
MRCC_FLEXIO0_CLKDIV - DIV.
@ FRO_HF_DIV_CLKDIV_DIV
MRCC_FRO_HF_DIV_CLKDIV - DIV.
@ ADC0_CLKDIV_RESET
MRCC_ADC0_CLKDIV - RESET.
@ CMP1_RR_CLKDIV_RESET
MRCC_CMP1_RR_CLKDIV - CRESET.
@ GLB_CC_CLR_DATA
MRCC_GLB_CC_CLR - DATA.
@ GLB_ACC0_DMA
MRCC_GLB_ACC0 - DMA.
@ SYSTICK_CLKDIV_UNSTAB
MRCC_SYSTICK_CLKDIV - UNSTAB.
@ ADC1_CLKDIV_HALT
MRCC_ADC1_CLKDIV - HALT.
@ GLB_ACC0_UTICK0
MRCC_GLB_ACC0 - UTICK0.
@ GLB_ACC0_CTIMER2
MRCC_GLB_ACC0 - CTIMER2.
@ GLB_CC0_QDC1
MRCC_GLB_CC0 - QDC1.
@ GLB_CC0_CLR_DATA
MRCC_GLB_CC0_CLR - DATA.
@ DAC0_CLKDIV_HALT
MRCC_DAC0_CLKDIV - HALT.
@ LPI2C2_CLKSEL_MUX
MRCC_LPI2C2_CLKSEL - MUX.
@ LPUART4_CLKDIV_DIV
MRCC_LPUART4_CLKDIV - DIV.
@ DBG_TRACE_CLKDIV_UNSTAB
MRCC_DBG_TRACE_CLKDIV - UNSTAB.
@ LPUART3_CLKDIV_HALT
MRCC_LPUART3_CLKDIV - HALT.
@ LPUART2_CLKDIV_UNSTAB
MRCC_LPUART2_CLKDIV - UNSTAB.
@ LPSPI0_CLKDIV_UNSTAB
MRCC_LPSPI0_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO2
MRCC_GLB_CC1 - GPIO2.
@ GLB_ACC1_DAC0
MRCC_GLB_ACC1 - DAC0.
@ GLB_RST1_GPIO1
MRCC_GLB_RST1 - GPIO1.
@ LPI2C0_CLKDIV_RESET
MRCC_LPI2C0_CLKDIV - RESET.
@ I3C0_FCLK_CLKDIV_RESET
MRCC_I3C0_FCLK_CLKDIV - RESET.
@ CTIMER1_CLKDIV_UNSTAB
MRCC_CTIMER1_CLKDIV - UNSTAB.
@ WWDT0_CLKDIV_RESET
MRCC_WWDT0_CLKDIV - RESET.
@ GLB_CC1_ROMC
MRCC_GLB_CC1 - ROMC.
@ GLB_ACC0_LPUART0
MRCC_GLB_ACC0 - LPUART0.
@ LPUART3_CLKSEL_MUX
MRCC_LPUART3_CLKSEL - MUX.
@ GLB_CC1_RAMB
MRCC_GLB_CC1 - RAMB.
@ LPUART3_CLKDIV_DIV
MRCC_LPUART3_CLKDIV - DIV.
@ GLB_CC1_DAC0
MRCC_GLB_CC1 - DAC0.
@ GLB_RST0_LPUART3
MRCC_GLB_RST0 - LPUART3.
@ DAC0_CLKSEL_MUX
MRCC_DAC0_CLKSEL - MUX.
@ GLB_ACC1_CMP0
MRCC_GLB_ACC1 - CMP0.
@ GLB_RST0_I3C0
MRCC_GLB_RST0 - I3C0.
@ OSTIMER0_CLKSEL_MUX
MRCC_OSTIMER0_CLKSEL - MUX.
@ I3C0_FCLK_CLKDIV_UNSTAB
MRCC_I3C0_FCLK_CLKDIV - UNSTAB.
@ GLB_CC0_LPUART1
MRCC_GLB_CC0 - LPUART1.
@ I3C0_FCLK_CLKDIV_HALT
MRCC_I3C0_FCLK_CLKDIV - HALT.
@ GLB_CC0_ERM0
MRCC_GLB_CC0 - ERM0.
@ LPSPI0_CLKDIV_HALT
MRCC_LPSPI0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM1
MRCC_GLB_ACC0 - FLEXPWM1.
@ CTIMER0_CLKDIV_DIV
MRCC_CTIMER0_CLKDIV - DIV.
@ LPUART4_CLKDIV_RESET
MRCC_LPUART4_CLKDIV - RESET.
@ LPI2C1_CLKDIV_DIV
MRCC_LPI2C1_CLKDIV - DIV.
@ GLB_RST1_OSTIMER0
MRCC_GLB_RST1 - OSTIMER0.
@ LPSPI1_CLKDIV_UNSTAB
MRCC_LPSPI1_CLKDIV - UNSTAB.
@ GLB_RST1_FLEXCAN0
MRCC_GLB_RST1 - FLEXCAN0.
@ CTIMER4_CLKDIV_HALT
MRCC_CTIMER4_CLKDIV - HALT.
@ CTIMER2_CLKDIV_HALT
MRCC_CTIMER2_CLKDIV - HALT.
@ GLB_ACC1_LPI2C2
MRCC_GLB_ACC1 - LPI2C2.
@ GLB_RST1_DAC0
MRCC_GLB_RST1 - DAC0.
@ GLB_ACC0_CTIMER0
MRCC_GLB_ACC0 - CTIMER0.
@ GLB_CC1_GPIO0
MRCC_GLB_CC1 - GPIO0.
@ GLB_RST0_LPI2C1
MRCC_GLB_RST0 - LPI2C1.
@ ADC1_CLKSEL_MUX
MRCC_ADC1_CLKSEL - MUX.
@ GLB_RST0_CTIMER2
MRCC_GLB_RST0 - CTIMER2.
@ GLB_CC0_QDC0
MRCC_GLB_CC0 - QDC0.
@ GLB_ACC0_CTIMER4
MRCC_GLB_ACC0 - CTIMER4.
@ GLB_CC0_CTIMER2
MRCC_GLB_CC0 - CTIMER2.
@ CMP1_FUNC_CLKDIV_DIV
MRCC_CMP1_FUNC_CLKDIV - DIV.
@ GLB_CC1_PORT1
MRCC_GLB_CC1 - PORT1.
@ GLB_ACC1_ROMC
MRCC_GLB_ACC1 - ROMC.
@ GLB_RST0_LPUART2
MRCC_GLB_RST0 - LPUART2.
@ GLB_CC1_LPI2C3
MRCC_GLB_CC1 - LPI2C3.
@ GLB_ACC0_LPUART1
MRCC_GLB_ACC0 - LPUART1.
@ ADC1_CLKDIV_UNSTAB
MRCC_ADC1_CLKDIV - UNSTAB.
@ CTIMER3_CLKSEL_MUX
MRCC_CTIMER3_CLKSEL - MUX.
@ GLB_RST1_GPIO3
MRCC_GLB_RST1 - GPIO3.
@ GLB_ACC0_FREQME
MRCC_GLB_ACC0 - FREQME.
@ GLB_ACC0_LPI2C1
MRCC_GLB_ACC0 - LPI2C1.
@ USB0_CLKSEL_MUX
MRCC_USB0_CLKSEL - MUX.
@ CLKOUT_CLKSEL_MUX
MRCC_CLKOUT_CLKSEL - MUX.
@ LPTMR0_CLKDIV_DIV
MRCC_LPTMR0_CLKDIV - DIV.
@ CMP1_RR_CLKDIV_UNSTAB
MRCC_CMP1_RR_CLKDIV - CUNSTAB.
@ LPUART2_CLKDIV_HALT
MRCC_LPUART2_CLKDIV - HALT.
@ GLB_ACC1_PORT4
MRCC_GLB_ACC1 - PORT4.
@ LPI2C1_CLKDIV_HALT
MRCC_LPI2C1_CLKDIV - HALT.
@ GLB_CC0_USB0
MRCC_GLB_CC0 - USB0.
@ GLB_RST1_LPI2C2
MRCC_GLB_RST1 - LPI2C2.
@ GLB_RST1_PORT3
MRCC_GLB_RST1 - PORT3.
@ CTIMER4_CLKSEL_MUX
MRCC_CTIMER4_CLKSEL - MUX.
@ LPUART1_CLKDIV_HALT
MRCC_LPUART1_CLKDIV - HALT.
@ LPI2C1_CLKDIV_UNSTAB
MRCC_LPI2C1_CLKDIV - UNSTAB.
@ GLB_CC1_PORT4
MRCC_GLB_CC1 - PORT4.
@ GLB_ACC1_OSTIMER0
MRCC_GLB_ACC1 - OSTIMER0.
@ LPUART1_CLKDIV_DIV
MRCC_LPUART1_CLKDIV - DIV.
@ GLB_CC1_GPIO1
MRCC_GLB_CC1 - GPIO1.
@ LPUART0_CLKDIV_UNSTAB
MRCC_LPUART0_CLKDIV - UNSTAB.
@ GLB_CC0_CTIMER4
MRCC_GLB_CC0 - CTIMER4.
@ GLB_RST0_LPUART0
MRCC_GLB_RST0 - LPUART0.
@ GLB_CC1_PORT3
MRCC_GLB_CC1 - PORT3.
@ GLB_RST0_QDC0
MRCC_GLB_RST0 - QDC0.
@ GLB_ACC1_RAMA
MRCC_GLB_ACC1 - RAMA.
@ GLB_RST0_DMA
MRCC_GLB_RST0 - DMA.
@ GLB_RST1_CLR_DATA
MRCC_GLB_RST1_CLR - DATA.
@ LPTMR0_CLKDIV_RESET
MRCC_LPTMR0_CLKDIV - RESET.
@ GLB_RST0_CRC0
MRCC_GLB_RST0 - CRC0.
@ CMP1_RR_CLKDIV_DIV
MRCC_CMP1_RR_CLKDIV - CDIV.
@ GLB_RST0_LPSPI1
MRCC_GLB_RST0 - LPSPI1.
@ CMP1_FUNC_CLKDIV_HALT
MRCC_CMP1_FUNC_CLKDIV - HALT.
@ LPUART0_CLKSEL_MUX
MRCC_LPUART0_CLKSEL - MUX.
@ GLB_RST0_CTIMER1
MRCC_GLB_RST0 - CTIMER1.
@ GLB_RST0_SET_DATA
MRCC_GLB_RST0_SET - DATA.
@ GLB_RST0_LPSPI0
MRCC_GLB_RST0 - LPSPI0.
@ GLB_ACC1_PORT0
MRCC_GLB_ACC1 - PORT0.
@ GLB_RST0_ERM0
MRCC_GLB_RST0 - ERM0.
@ FLEXCAN0_CLKSEL_MUX
MRCC_FLEXCAN0_CLKSEL - MUX.
@ GLB_CC0_CRC0
MRCC_GLB_CC0 - CRC0.
@ GLB_CC0_EIM0
MRCC_GLB_CC0 - EIM0.
@ LPSPI1_CLKSEL_MUX
MRCC_LPSPI1_CLKSEL - MUX.
@ LPUART1_CLKSEL_MUX
MRCC_LPUART1_CLKSEL - MUX.
@ GLB_ACC0_LPSPI0
MRCC_GLB_ACC0 - LPSPI0.