7#ifndef CHIP_34B69AFC_7DCB_4776_A499_568986B2AAB5
8#define CHIP_34B69AFC_7DCB_4776_A499_568986B2AAB5
23 enum struct Mask :
unsigned int;
25 constexpr unsigned int operator+(
Mask e) {
26 return static_cast<unsigned int>(e);
Definition mrcc/Count.h:22
Mask
MRCC_Register_Masks MRCC Register Masks.
Definition mrcc/Mask.h:38
@ LPUART0_CLKDIV_RESET
MRCC_LPUART0_CLKDIV - RESET.
@ CTIMER2_CLKDIV_UNSTAB
MRCC_CTIMER2_CLKDIV - UNSTAB.
@ CTIMER0_CLKSEL_MUX
MRCC_CTIMER0_CLKSEL - MUX.
@ FRO_HF_DIV_CLKDIV_UNSTAB
MRCC_FRO_HF_DIV_CLKDIV - UNSTAB.
@ GLB_RST1_LPI2C3
MRCC_GLB_RST1 - LPI2C3.
@ GLB_CC1_RAMA
MRCC_GLB_CC1 - RAMA.
@ CLKOUT_CLKDIV_HALT
MRCC_CLKOUT_CLKDIV - HALT.
@ GLB_ACC0_LPUART3
MRCC_GLB_ACC0 - LPUART3.
@ DAC0_CLKDIV_RESET
MRCC_DAC0_CLKDIV - RESET.
@ FLEXCAN0_CLKDIV_UNSTAB
MRCC_FLEXCAN0_CLKDIV - UNSTAB.
@ GLB_CC0_FLEXPWM0
MRCC_GLB_CC0 - FLEXPWM0.
@ GLB_RST0_CTIMER4
MRCC_GLB_RST0 - CTIMER4.
@ GLB_CC0_LPI2C0
MRCC_GLB_CC0 - LPI2C0.
@ FLEXCAN0_CLKDIV_RESET
MRCC_FLEXCAN0_CLKDIV - RESET.
@ ADC0_CLKDIV_UNSTAB
MRCC_ADC0_CLKDIV - UNSTAB.
@ LPI2C0_CLKDIV_HALT
MRCC_LPI2C0_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_HALT
MRCC_CMP0_RR_CLKDIV - HALT.
@ LPUART3_CLKDIV_UNSTAB
MRCC_LPUART3_CLKDIV - UNSTAB.
@ CTIMER1_CLKDIV_RESET
MRCC_CTIMER1_CLKDIV - RESET.
@ LPSPI0_CLKDIV_DIV
MRCC_LPSPI0_CLKDIV - DIV.
@ CTIMER2_CLKSEL_MUX
MRCC_CTIMER2_CLKSEL - MUX.
@ CTIMER1_CLKDIV_DIV
MRCC_CTIMER1_CLKDIV - DIV.
@ FLEXIO0_CLKDIV_RESET
MRCC_FLEXIO0_CLKDIV - RESET.
@ GLB_CC0_AOI0
MRCC_GLB_CC0 - AOI0.
@ CTIMER4_CLKDIV_UNSTAB
MRCC_CTIMER4_CLKDIV - UNSTAB.
@ LPI2C3_CLKDIV_HALT
MRCC_LPI2C3_CLKDIV - HALT.
@ GLB_RST0_CLR_DATA
MRCC_GLB_RST0_CLR - DATA.
@ GLB_ACC1_GPIO4
MRCC_GLB_ACC1 - GPIO4.
@ CMP1_RR_CLKSEL_MUX
MRCC_CMP1_RR_CLKSEL - MUX.
@ CMP1_FUNC_CLKDIV_UNSTAB
MRCC_CMP1_FUNC_CLKDIV - UNSTAB.
@ GLB_ACC1_ADC1
MRCC_GLB_ACC1 - ADC1.
@ GLB_CC0_FMC
MRCC_GLB_CC0 - FMC.
@ CMP1_RR_CLKDIV_HALT
MRCC_CMP1_RR_CLKDIV - CHALT.
@ FLEXCAN0_CLKDIV_DIV
MRCC_FLEXCAN0_CLKDIV - DIV.
@ DAC0_CLKDIV_UNSTAB
MRCC_DAC0_CLKDIV - UNSTAB.
@ GLB_ACC1_OPAMP0
MRCC_GLB_ACC1 - OPAMP0.
@ CTIMER4_CLKDIV_RESET
MRCC_CTIMER4_CLKDIV - RESET.
@ DAC0_CLKDIV_DIV
MRCC_DAC0_CLKDIV - DIV.
@ GLB_CC0_LPSPI1
MRCC_GLB_CC0 - LPSPI1.
@ FLEXCAN0_CLKDIV_HALT
MRCC_FLEXCAN0_CLKDIV - HALT.
@ GLB_CC0_CTIMER3
MRCC_GLB_CC0 - CTIMER3.
@ CTIMER4_CLKDIV_DIV
MRCC_CTIMER4_CLKDIV - DIV.
@ I3C0_FCLK_CLKDIV_DIV
MRCC_I3C0_FCLK_CLKDIV - DIV.
@ GLB_ACC1_PORT3
MRCC_GLB_ACC1 - PORT3.
@ ADC0_CLKDIV_DIV
MRCC_ADC0_CLKDIV - DIV.
@ GLB_ACC1_LPI2C3
MRCC_GLB_ACC1 - LPI2C3.
@ CLKOUT_CLKDIV_UNSTAB
MRCC_CLKOUT_CLKDIV - UNSTAB.
@ GLB_ACC0_I3C0
MRCC_GLB_ACC0 - I3C0.
@ GLB_ACC0_ERM0
MRCC_GLB_ACC0 - ERM0.
@ I3C0_FCLK_CLKSEL_MUX
MRCC_I3C0_FCLK_CLKSEL - MUX.
@ GLB_RST0_FREQME
MRCC_GLB_RST0 - FREQME.
@ GLB_RST1_PORT4
MRCC_GLB_RST1 - PORT4.
@ GLB_ACC1_FLEXCAN0
MRCC_GLB_ACC1 - FLEXCAN0.
@ DBG_TRACE_CLKDIV_DIV
MRCC_DBG_TRACE_CLKDIV - DIV.
@ GLB_RST1_SET_DATA
MRCC_GLB_RST1_SET - DATA.
@ SYSTICK_CLKSEL_MUX
MRCC_SYSTICK_CLKSEL - MUX.
@ LPI2C2_CLKDIV_HALT
MRCC_LPI2C2_CLKDIV - HALT.
@ LPUART4_CLKDIV_HALT
MRCC_LPUART4_CLKDIV - HALT.
@ CMP0_FUNC_CLKDIV_HALT
MRCC_CMP0_FUNC_CLKDIV - HALT.
@ CLKOUT_CLKDIV_DIV
MRCC_CLKOUT_CLKDIV - DIV.
@ GLB_ACC0_USB0
MRCC_GLB_ACC0 - USB0.
@ CMP1_FUNC_CLKDIV_RESET
MRCC_CMP1_FUNC_CLKDIV - RESET.
@ GLB_CC0_AOI1
MRCC_GLB_CC0 - AOI1.
@ CLKOUT_CLKDIV_RESET
MRCC_CLKOUT_CLKDIV - RESET.
@ LPUART2_CLKSEL_MUX
MRCC_LPUART2_CLKSEL - MUX.
@ CTIMER0_CLKDIV_RESET
MRCC_CTIMER0_CLKDIV - RESET.
@ CTIMER0_CLKDIV_HALT
MRCC_CTIMER0_CLKDIV - HALT.
@ LPI2C2_CLKDIV_UNSTAB
MRCC_LPI2C2_CLKDIV - UNSTAB.
@ GLB_RST0_AOI0
MRCC_GLB_RST0 - AOI0.
@ GLB_ACC1_PORT1
MRCC_GLB_ACC1 - PORT1.
@ GLB_CC1_CMP0
MRCC_GLB_CC1 - CMP0.
@ LPUART2_CLKDIV_RESET
MRCC_LPUART2_CLKDIV - RESET.
@ LPI2C0_CLKDIV_UNSTAB
MRCC_LPI2C0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_RESET
MRCC_CMP0_FUNC_CLKDIV - RESET.
@ FLEXIO0_CLKDIV_UNSTAB
MRCC_FLEXIO0_CLKDIV - UNSTAB.
@ GLB_ACC0_INPUTMUX0
MRCC_GLB_ACC0 - INPUTMUX0.
@ GLB_CC1_ADC1
MRCC_GLB_CC1 - ADC1.
@ GLB_ACC0_QDC0
MRCC_GLB_ACC0 - QDC0.
@ LPUART3_CLKDIV_RESET
MRCC_LPUART3_CLKDIV - RESET.
@ CTIMER2_CLKDIV_RESET
MRCC_CTIMER2_CLKDIV - RESET.
@ GLB_ACC0_LPUART4
MRCC_GLB_ACC0 - LPUART4.
@ GLB_CC0_LPUART2
MRCC_GLB_CC0 - LPUART2.
@ GLB_ACC1_PORT2
MRCC_GLB_ACC1 - PORT2.
@ WWDT0_CLKDIV_DIV
MRCC_WWDT0_CLKDIV - DIV.
@ GLB_ACC1_GPIO3
MRCC_GLB_ACC1 - GPIO3.
@ GLB_ACC0_CRC0
MRCC_GLB_ACC0 - CRC0.
@ GLB_CC0_CTIMER0
MRCC_GLB_CC0 - CTIMER0.
@ DBG_TRACE_CLKDIV_RESET
MRCC_DBG_TRACE_CLKDIV - RESET.
@ GLB_RST1_PORT1
MRCC_GLB_RST1 - PORT1.
@ LPSPI1_CLKDIV_HALT
MRCC_LPSPI1_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_UNSTAB
MRCC_CMP0_RR_CLKDIV - UNSTAB.
@ GLB_ACC0_QDC1
MRCC_GLB_ACC0 - QDC1.
@ ADC0_CLKDIV_HALT
MRCC_ADC0_CLKDIV - HALT.
@ GLB_CC1_FLEXCAN0
MRCC_GLB_CC1 - FLEXCAN0.
@ GLB_ACC1_GPIO0
MRCC_GLB_ACC1 - GPIO0.
@ GLB_RST0_UTICK0
MRCC_GLB_RST0 - UTICK0.
@ GLB_RST1_ADC0
MRCC_GLB_RST1 - ADC0.
@ LPTMR0_CLKDIV_HALT
MRCC_LPTMR0_CLKDIV - HALT.
@ LPI2C3_CLKDIV_UNSTAB
MRCC_LPI2C3_CLKDIV - UNSTAB.
@ CTIMER0_CLKDIV_UNSTAB
MRCC_CTIMER0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_DIV
MRCC_CMP0_FUNC_CLKDIV - DIV.
@ GLB_ACC1_GPIO2
MRCC_GLB_ACC1 - GPIO2.
@ CTIMER3_CLKDIV_RESET
MRCC_CTIMER3_CLKDIV - RESET.
@ GLB_RST0_EIM0
MRCC_GLB_RST0 - EIM0.
@ GLB_CC0_LPUART3
MRCC_GLB_CC0 - LPUART3.
@ CTIMER3_CLKDIV_UNSTAB
MRCC_CTIMER3_CLKDIV - UNSTAB.
@ LPUART0_CLKDIV_HALT
MRCC_LPUART0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM0
MRCC_GLB_ACC0 - FLEXPWM0.
@ DBG_TRACE_CLKDIV_HALT
MRCC_DBG_TRACE_CLKDIV - HALT.
@ SYSTICK_CLKDIV_HALT
MRCC_SYSTICK_CLKDIV - HALT.
@ GLB_CC_SET_DATA
MRCC_GLB_CC_SET - DATA.
@ GLB_RST0_QDC1
MRCC_GLB_RST0 - QDC1.
@ GLB_ACC1_ADC0
MRCC_GLB_ACC1 - ADC0.
@ LPI2C1_CLKSEL_MUX
MRCC_LPI2C1_CLKSEL - MUX.
@ GLB_ACC0_CTIMER1
MRCC_GLB_ACC0 - CTIMER1.
@ LPI2C3_CLKDIV_RESET
MRCC_LPI2C3_CLKDIV - RESET.
@ GLB_CC0_DMA
MRCC_GLB_CC0 - DMA.
@ ADC1_CLKDIV_DIV
MRCC_ADC1_CLKDIV - DIV.
@ CMP0_RR_CLKDIV_RESET
MRCC_CMP0_RR_CLKDIV - RESET.
@ GLB_ACC1_GPIO1
MRCC_GLB_ACC1 - GPIO1.
@ GLB_ACC0_CTIMER3
MRCC_GLB_ACC0 - CTIMER3.
@ GLB_RST0_LPUART4
MRCC_GLB_RST0 - LPUART4.
@ GLB_RST1_PORT2
MRCC_GLB_RST1 - PORT2.
@ LPI2C2_CLKDIV_DIV
MRCC_LPI2C2_CLKDIV - DIV.
@ CMP0_RR_CLKSEL_MUX
MRCC_CMP0_RR_CLKSEL - MUX.
@ WWDT0_CLKDIV_HALT
MRCC_WWDT0_CLKDIV - HALT.
@ GLB_RST1_GPIO0
MRCC_GLB_RST1 - GPIO0.
@ GLB_ACC0_LPI2C0
MRCC_GLB_ACC0 - LPI2C0.
@ GLB_RST1_PORT0
MRCC_GLB_RST1 - PORT0.
@ LPI2C1_CLKDIV_RESET
MRCC_LPI2C1_CLKDIV - RESET.
@ GLB_RST0_USB0
MRCC_GLB_RST0 - USB0.
@ LPUART1_CLKDIV_RESET
MRCC_LPUART1_CLKDIV - RESET.
@ LPI2C2_CLKDIV_RESET
MRCC_LPI2C2_CLKDIV - RESET.
@ GLB_CC0_LPUART0
MRCC_GLB_CC0 - LPUART0.
@ GLB_ACC0_LPSPI1
MRCC_GLB_ACC0 - LPSPI1.
@ FLEXIO0_CLKDIV_HALT
MRCC_FLEXIO0_CLKDIV - HALT.
@ GLB_CC0_CTIMER1
MRCC_GLB_CC0 - CTIMER1.
@ GLB_ACC0_AOI0
MRCC_GLB_ACC0 - AOI0.
@ ADC1_CLKDIV_RESET
MRCC_ADC1_CLKDIV - RESET.
@ GLB_RST1_ADC1
MRCC_GLB_RST1 - ADC1.
@ LPTMR0_CLKDIV_UNSTAB
MRCC_LPTMR0_CLKDIV - UNSTAB.
@ LPI2C0_CLKSEL_MUX
MRCC_LPI2C0_CLKSEL - MUX.
@ GLB_RST0_CTIMER0
MRCC_GLB_RST0 - CTIMER0.
@ GLB_ACC0_FLEXIO0
MRCC_GLB_ACC0 - FLEXIO0.
@ CTIMER1_CLKDIV_HALT
MRCC_CTIMER1_CLKDIV - HALT.
@ GLB_CC1_ADC0
MRCC_GLB_CC1 - ADC0.
@ LPUART4_CLKSEL_MUX
MRCC_LPUART4_CLKSEL - MUX.
@ GLB_RST0_LPI2C0
MRCC_GLB_RST0 - LPI2C0.
@ GLB_RST1_OPAMP0
MRCC_GLB_RST1 - OPAMP0.
@ CMP0_FUNC_CLKDIV_UNSTAB
MRCC_CMP0_FUNC_CLKDIV - UNSTAB.
@ GLB_CC0_FREQME
MRCC_GLB_CC0 - FREQME.
@ ADC0_CLKSEL_MUX
MRCC_ADC0_CLKSEL - MUX.
@ GLB_CC0_WWDT0
MRCC_GLB_CC0 - WWDT0.
@ GLB_CC0_UTICK0
MRCC_GLB_CC0 - UTICK0.
@ GLB_RST0_FLEXPWM0
MRCC_GLB_RST0 - FLEXPWM0.
@ LPUART2_CLKDIV_DIV
MRCC_LPUART2_CLKDIV - DIV.
@ GLB_CC1_GPIO4
MRCC_GLB_CC1 - GPIO4.
@ GLB_CC0_FLEXIO0
MRCC_GLB_CC0 - FLEXIO0.
@ GLB_ACC1_RAMB
MRCC_GLB_ACC1 - RAMB.
@ GLB_RST0_LPUART1
MRCC_GLB_RST0 - LPUART1.
@ LPSPI1_CLKDIV_RESET
MRCC_LPSPI1_CLKDIV - RESET.
@ GLB_CC0_FLEXPWM1
MRCC_GLB_CC0 - FLEXPWM1.
@ LPSPI0_CLKSEL_MUX
MRCC_LPSPI0_CLKSEL - MUX.
@ CMP0_RR_CLKDIV_DIV
MRCC_CMP0_RR_CLKDIV - DIV.
@ LPSPI1_CLKDIV_DIV
MRCC_LPSPI1_CLKDIV - DIV.
@ GLB_CC1_OPAMP0
MRCC_GLB_CC1 - OPAMP0.
@ LPI2C3_CLKDIV_DIV
MRCC_LPI2C3_CLKDIV - DIV.
@ CTIMER3_CLKDIV_HALT
MRCC_CTIMER3_CLKDIV - HALT.
@ GLB_RST0_CTIMER3
MRCC_GLB_RST0 - CTIMER3.
@ GLB_CC1_PORT0
MRCC_GLB_CC1 - PORT0.
@ LPTMR0_CLKSEL_MUX
MRCC_LPTMR0_CLKSEL - MUX.
@ GLB_ACC0_WWDT0
MRCC_GLB_ACC0 - WWDT0.
@ GLB_CC1_LPI2C2
MRCC_GLB_CC1 - LPI2C2.
@ GLB_CC0_LPUART4
MRCC_GLB_CC0 - LPUART4.
@ LPI2C0_CLKDIV_DIV
MRCC_LPI2C0_CLKDIV - DIV.
@ GLB_RST1_CMP1
MRCC_GLB_RST1 - CMP1.
@ CTIMER2_CLKDIV_DIV
MRCC_CTIMER2_CLKDIV - DIV.
@ LPUART0_CLKDIV_DIV
MRCC_LPUART0_CLKDIV - DIV.
@ LPUART1_CLKDIV_UNSTAB
MRCC_LPUART1_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO3
MRCC_GLB_CC1 - GPIO3.
@ GLB_RST0_FLEXIO0
MRCC_GLB_RST0 - FLEXIO0.
@ WWDT0_CLKDIV_UNSTAB
MRCC_WWDT0_CLKDIV - UNSTAB.
@ GLB_CC0_I3C0
MRCC_GLB_CC0 - I3C0.
@ GLB_ACC1_CMP1
MRCC_GLB_ACC1 - CMP1.
@ GLB_CC1_CMP1
MRCC_GLB_CC1 - CMP1.
@ FLEXIO0_CLKSEL_MUX
MRCC_FLEXIO0_CLKSEL - MUX.
@ GLB_ACC0_EIM0
MRCC_GLB_ACC0 - EIM0.
@ GLB_CC0_SET_DATA
MRCC_GLB_CC0_SET - DATA.
@ GLB_CC0_LPI2C1
MRCC_GLB_CC0 - LPI2C1.
@ GLB_ACC0_LPUART2
MRCC_GLB_ACC0 - LPUART2.
@ GLB_CC1_PORT2
MRCC_GLB_CC1 - PORT2.
@ SYSTICK_CLKDIV_RESET
MRCC_SYSTICK_CLKDIV - RESET.
@ CTIMER3_CLKDIV_DIV
MRCC_CTIMER3_CLKDIV - DIV.
@ GLB_RST1_GPIO2
MRCC_GLB_RST1 - GPIO2.
@ GLB_ACC0_FMC
MRCC_GLB_ACC0 - FMC.
@ GLB_CC0_LPSPI0
MRCC_GLB_CC0 - LPSPI0.
@ CTIMER1_CLKSEL_MUX
MRCC_CTIMER1_CLKSEL - MUX.
@ DBG_TRACE_CLKSEL_MUX
MRCC_DBG_TRACE_CLKSEL - MUX.
@ GLB_RST0_INPUTMUX0
MRCC_GLB_RST0 - INPUTMUX0.
@ SYSTICK_CLKDIV_DIV
MRCC_SYSTICK_CLKDIV - DIV.
@ GLB_RST1_GPIO4
MRCC_GLB_RST1 - GPIO4.
@ GLB_ACC0_AOI1
MRCC_GLB_ACC0 - AOI1.
@ LPI2C3_CLKSEL_MUX
MRCC_LPI2C3_CLKSEL - MUX.
@ LPUART4_CLKDIV_UNSTAB
MRCC_LPUART4_CLKDIV - UNSTAB.
@ GLB_RST0_AOI1
MRCC_GLB_RST0 - AOI1.
@ GLB_RST0_FLEXPWM1
MRCC_GLB_RST0 - FLEXPWM1.
@ LPSPI0_CLKDIV_RESET
MRCC_LPSPI0_CLKDIV - RESET.
@ GLB_CC0_INPUTMUX0
MRCC_GLB_CC0 - INPUTMUX0.
@ GLB_CC1_OSTIMER0
MRCC_GLB_CC1 - OSTIMER0.
@ FLEXIO0_CLKDIV_DIV
MRCC_FLEXIO0_CLKDIV - DIV.
@ FRO_HF_DIV_CLKDIV_DIV
MRCC_FRO_HF_DIV_CLKDIV - DIV.
@ ADC0_CLKDIV_RESET
MRCC_ADC0_CLKDIV - RESET.
@ CMP1_RR_CLKDIV_RESET
MRCC_CMP1_RR_CLKDIV - CRESET.
@ GLB_CC_CLR_DATA
MRCC_GLB_CC_CLR - DATA.
@ GLB_ACC0_DMA
MRCC_GLB_ACC0 - DMA.
@ SYSTICK_CLKDIV_UNSTAB
MRCC_SYSTICK_CLKDIV - UNSTAB.
@ ADC1_CLKDIV_HALT
MRCC_ADC1_CLKDIV - HALT.
@ GLB_ACC0_UTICK0
MRCC_GLB_ACC0 - UTICK0.
@ GLB_ACC0_CTIMER2
MRCC_GLB_ACC0 - CTIMER2.
@ GLB_CC0_QDC1
MRCC_GLB_CC0 - QDC1.
@ GLB_CC0_CLR_DATA
MRCC_GLB_CC0_CLR - DATA.
@ DAC0_CLKDIV_HALT
MRCC_DAC0_CLKDIV - HALT.
@ LPI2C2_CLKSEL_MUX
MRCC_LPI2C2_CLKSEL - MUX.
@ LPUART4_CLKDIV_DIV
MRCC_LPUART4_CLKDIV - DIV.
@ DBG_TRACE_CLKDIV_UNSTAB
MRCC_DBG_TRACE_CLKDIV - UNSTAB.
@ LPUART3_CLKDIV_HALT
MRCC_LPUART3_CLKDIV - HALT.
@ LPUART2_CLKDIV_UNSTAB
MRCC_LPUART2_CLKDIV - UNSTAB.
@ LPSPI0_CLKDIV_UNSTAB
MRCC_LPSPI0_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO2
MRCC_GLB_CC1 - GPIO2.
@ GLB_ACC1_DAC0
MRCC_GLB_ACC1 - DAC0.
@ GLB_RST1_GPIO1
MRCC_GLB_RST1 - GPIO1.
@ LPI2C0_CLKDIV_RESET
MRCC_LPI2C0_CLKDIV - RESET.
@ I3C0_FCLK_CLKDIV_RESET
MRCC_I3C0_FCLK_CLKDIV - RESET.
@ CTIMER1_CLKDIV_UNSTAB
MRCC_CTIMER1_CLKDIV - UNSTAB.
@ WWDT0_CLKDIV_RESET
MRCC_WWDT0_CLKDIV - RESET.
@ GLB_CC1_ROMC
MRCC_GLB_CC1 - ROMC.
@ GLB_ACC0_LPUART0
MRCC_GLB_ACC0 - LPUART0.
@ LPUART3_CLKSEL_MUX
MRCC_LPUART3_CLKSEL - MUX.
@ GLB_CC1_RAMB
MRCC_GLB_CC1 - RAMB.
@ LPUART3_CLKDIV_DIV
MRCC_LPUART3_CLKDIV - DIV.
@ GLB_CC1_DAC0
MRCC_GLB_CC1 - DAC0.
@ GLB_RST0_LPUART3
MRCC_GLB_RST0 - LPUART3.
@ DAC0_CLKSEL_MUX
MRCC_DAC0_CLKSEL - MUX.
@ GLB_ACC1_CMP0
MRCC_GLB_ACC1 - CMP0.
@ GLB_RST0_I3C0
MRCC_GLB_RST0 - I3C0.
@ OSTIMER0_CLKSEL_MUX
MRCC_OSTIMER0_CLKSEL - MUX.
@ I3C0_FCLK_CLKDIV_UNSTAB
MRCC_I3C0_FCLK_CLKDIV - UNSTAB.
@ GLB_CC0_LPUART1
MRCC_GLB_CC0 - LPUART1.
@ I3C0_FCLK_CLKDIV_HALT
MRCC_I3C0_FCLK_CLKDIV - HALT.
@ GLB_CC0_ERM0
MRCC_GLB_CC0 - ERM0.
@ LPSPI0_CLKDIV_HALT
MRCC_LPSPI0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM1
MRCC_GLB_ACC0 - FLEXPWM1.
@ CTIMER0_CLKDIV_DIV
MRCC_CTIMER0_CLKDIV - DIV.
@ LPUART4_CLKDIV_RESET
MRCC_LPUART4_CLKDIV - RESET.
@ LPI2C1_CLKDIV_DIV
MRCC_LPI2C1_CLKDIV - DIV.
@ GLB_RST1_OSTIMER0
MRCC_GLB_RST1 - OSTIMER0.
@ LPSPI1_CLKDIV_UNSTAB
MRCC_LPSPI1_CLKDIV - UNSTAB.
@ GLB_RST1_FLEXCAN0
MRCC_GLB_RST1 - FLEXCAN0.
@ CTIMER4_CLKDIV_HALT
MRCC_CTIMER4_CLKDIV - HALT.
@ CTIMER2_CLKDIV_HALT
MRCC_CTIMER2_CLKDIV - HALT.
@ GLB_ACC1_LPI2C2
MRCC_GLB_ACC1 - LPI2C2.
@ GLB_RST1_DAC0
MRCC_GLB_RST1 - DAC0.
@ GLB_ACC0_CTIMER0
MRCC_GLB_ACC0 - CTIMER0.
@ GLB_CC1_GPIO0
MRCC_GLB_CC1 - GPIO0.
@ GLB_RST0_LPI2C1
MRCC_GLB_RST0 - LPI2C1.
@ ADC1_CLKSEL_MUX
MRCC_ADC1_CLKSEL - MUX.
@ GLB_RST0_CTIMER2
MRCC_GLB_RST0 - CTIMER2.
@ GLB_CC0_QDC0
MRCC_GLB_CC0 - QDC0.
@ GLB_ACC0_CTIMER4
MRCC_GLB_ACC0 - CTIMER4.
@ GLB_CC0_CTIMER2
MRCC_GLB_CC0 - CTIMER2.
@ CMP1_FUNC_CLKDIV_DIV
MRCC_CMP1_FUNC_CLKDIV - DIV.
@ GLB_CC1_PORT1
MRCC_GLB_CC1 - PORT1.
@ GLB_ACC1_ROMC
MRCC_GLB_ACC1 - ROMC.
@ GLB_RST0_LPUART2
MRCC_GLB_RST0 - LPUART2.
@ GLB_CC1_LPI2C3
MRCC_GLB_CC1 - LPI2C3.
@ GLB_ACC0_LPUART1
MRCC_GLB_ACC0 - LPUART1.
@ ADC1_CLKDIV_UNSTAB
MRCC_ADC1_CLKDIV - UNSTAB.
@ CTIMER3_CLKSEL_MUX
MRCC_CTIMER3_CLKSEL - MUX.
@ GLB_RST1_GPIO3
MRCC_GLB_RST1 - GPIO3.
@ GLB_ACC0_FREQME
MRCC_GLB_ACC0 - FREQME.
@ GLB_ACC0_LPI2C1
MRCC_GLB_ACC0 - LPI2C1.
@ USB0_CLKSEL_MUX
MRCC_USB0_CLKSEL - MUX.
@ CLKOUT_CLKSEL_MUX
MRCC_CLKOUT_CLKSEL - MUX.
@ LPTMR0_CLKDIV_DIV
MRCC_LPTMR0_CLKDIV - DIV.
@ CMP1_RR_CLKDIV_UNSTAB
MRCC_CMP1_RR_CLKDIV - CUNSTAB.
@ LPUART2_CLKDIV_HALT
MRCC_LPUART2_CLKDIV - HALT.
@ GLB_ACC1_PORT4
MRCC_GLB_ACC1 - PORT4.
@ LPI2C1_CLKDIV_HALT
MRCC_LPI2C1_CLKDIV - HALT.
@ GLB_CC0_USB0
MRCC_GLB_CC0 - USB0.
@ GLB_RST1_LPI2C2
MRCC_GLB_RST1 - LPI2C2.
@ GLB_RST1_PORT3
MRCC_GLB_RST1 - PORT3.
@ CTIMER4_CLKSEL_MUX
MRCC_CTIMER4_CLKSEL - MUX.
@ LPUART1_CLKDIV_HALT
MRCC_LPUART1_CLKDIV - HALT.
@ LPI2C1_CLKDIV_UNSTAB
MRCC_LPI2C1_CLKDIV - UNSTAB.
@ GLB_CC1_PORT4
MRCC_GLB_CC1 - PORT4.
@ GLB_ACC1_OSTIMER0
MRCC_GLB_ACC1 - OSTIMER0.
@ LPUART1_CLKDIV_DIV
MRCC_LPUART1_CLKDIV - DIV.
@ GLB_CC1_GPIO1
MRCC_GLB_CC1 - GPIO1.
@ LPUART0_CLKDIV_UNSTAB
MRCC_LPUART0_CLKDIV - UNSTAB.
@ GLB_CC0_CTIMER4
MRCC_GLB_CC0 - CTIMER4.
@ GLB_RST0_LPUART0
MRCC_GLB_RST0 - LPUART0.
@ GLB_CC1_PORT3
MRCC_GLB_CC1 - PORT3.
@ GLB_RST0_QDC0
MRCC_GLB_RST0 - QDC0.
@ GLB_ACC1_RAMA
MRCC_GLB_ACC1 - RAMA.
@ GLB_RST0_DMA
MRCC_GLB_RST0 - DMA.
@ GLB_RST1_CLR_DATA
MRCC_GLB_RST1_CLR - DATA.
@ LPTMR0_CLKDIV_RESET
MRCC_LPTMR0_CLKDIV - RESET.
@ GLB_RST0_CRC0
MRCC_GLB_RST0 - CRC0.
@ CMP1_RR_CLKDIV_DIV
MRCC_CMP1_RR_CLKDIV - CDIV.
@ GLB_RST0_LPSPI1
MRCC_GLB_RST0 - LPSPI1.
@ CMP1_FUNC_CLKDIV_HALT
MRCC_CMP1_FUNC_CLKDIV - HALT.
@ LPUART0_CLKSEL_MUX
MRCC_LPUART0_CLKSEL - MUX.
@ GLB_RST0_CTIMER1
MRCC_GLB_RST0 - CTIMER1.
@ GLB_RST0_SET_DATA
MRCC_GLB_RST0_SET - DATA.
@ GLB_RST0_LPSPI0
MRCC_GLB_RST0 - LPSPI0.
@ GLB_ACC1_PORT0
MRCC_GLB_ACC1 - PORT0.
@ GLB_RST0_ERM0
MRCC_GLB_RST0 - ERM0.
@ FLEXCAN0_CLKSEL_MUX
MRCC_FLEXCAN0_CLKSEL - MUX.
@ GLB_CC0_CRC0
MRCC_GLB_CC0 - CRC0.
@ GLB_CC0_EIM0
MRCC_GLB_CC0 - EIM0.
@ LPSPI1_CLKSEL_MUX
MRCC_LPSPI1_CLKSEL - MUX.
@ LPUART1_CLKSEL_MUX
MRCC_LPUART1_CLKSEL - MUX.
@ GLB_ACC0_LPSPI0
MRCC_GLB_ACC0 - LPSPI0.