mFrame
載入中...
搜尋中...
無符合項目
mrcc/Mask.h
1
7#ifndef MCXA153_34B69AFC_7DCB_4776_A499_568986B2AAB5
8#define MCXA153_34B69AFC_7DCB_4776_A499_568986B2AAB5
9
10/* ***************************************************************************************
11 * Include
12 */
13#include "mframe.h"
14
15//----------------------------------------------------------------------------------------
16
17//----------------------------------------------------------------------------------------
18
19/* ***************************************************************************************
20 * Namespace
21 */
22namespace mcxa153::chip::mrcc {
23 enum struct Mask : unsigned int;
24
25 constexpr unsigned int operator+(Mask e) {
26 return static_cast<unsigned int>(e);
27 }
28} // namespace mcxa153::chip::mrcc
29
30/* ***************************************************************************************
31 * Class/Interface/Struct/Enum
32 */
33
43enum struct mcxa153::chip::mrcc::Mask : unsigned int {
53 GLB_RST0_INPUTMUX0 = 0x00000001U,
54
64 GLB_RST0_I3C0 = 0x00000002U,
65
75 GLB_RST0_CTIMER0 = 0x00000004U,
76
86 GLB_RST0_CTIMER1 = 0x00000008U,
87
97 GLB_RST0_CTIMER2 = 0x00000010U,
98
108 GLB_RST0_CTIMER3 = 0x00000020U,
109
119 GLB_RST0_CTIMER4 = 0x00000040U,
120
130 GLB_RST0_FREQME = 0x00000080U,
131
141 GLB_RST0_UTICK0 = 0x00000100U,
142
152 GLB_RST0_DMA = 0x00000400U,
153
163 GLB_RST0_AOI0 = 0x00000800U,
164
174 GLB_RST0_CRC0 = 0x00001000U,
175
185 GLB_RST0_EIM0 = 0x00002000U,
186
196 GLB_RST0_ERM0 = 0x00004000U,
197
207 GLB_RST0_AOI1 = 0x00010000U,
208
218 GLB_RST0_FLEXIO0 = 0x00020000U,
219
229 GLB_RST0_LPI2C0 = 0x00040000U,
230
240 GLB_RST0_LPI2C1 = 0x00080000U,
241
251 GLB_RST0_LPSPI0 = 0x00100000U,
252
262 GLB_RST0_LPSPI1 = 0x00200000U,
263
273 GLB_RST0_LPUART0 = 0x00400000U,
274
284 GLB_RST0_LPUART1 = 0x00800000U,
285
295 GLB_RST0_LPUART2 = 0x01000000U,
296
306 GLB_RST0_LPUART3 = 0x02000000U,
307
317 GLB_RST0_LPUART4 = 0x04000000U,
318
328 GLB_RST0_USB0 = 0x08000000U,
329
339 GLB_RST0_QDC0 = 0x10000000U,
340
350 GLB_RST0_QDC1 = 0x20000000U,
351
361 GLB_RST0_FLEXPWM0 = 0x40000000U,
362
372 GLB_RST0_FLEXPWM1 = 0x80000000U,
373
380 GLB_RST0_SET_DATA = 0xFFFFFFFFU,
381
388 GLB_RST0_CLR_DATA = 0xFFFFFFFFU,
389
399 GLB_RST1_OSTIMER0 = 0x00000001U,
400
410 GLB_RST1_ADC0 = 0x00000002U,
411
421 GLB_RST1_ADC1 = 0x00000004U,
422
432 GLB_RST1_CMP1 = 0x00000010U,
433
443 GLB_RST1_DAC0 = 0x00000020U,
444
454 GLB_RST1_OPAMP0 = 0x00000040U,
455
465 GLB_RST1_PORT0 = 0x00000080U,
466
476 GLB_RST1_PORT1 = 0x00000100U,
477
487 GLB_RST1_PORT2 = 0x00000200U,
488
498 GLB_RST1_PORT3 = 0x00000400U,
499
509 GLB_RST1_PORT4 = 0x00000800U,
510
520 GLB_RST1_FLEXCAN0 = 0x00001000U,
521
531 GLB_RST1_LPI2C2 = 0x00002000U,
532
542 GLB_RST1_LPI2C3 = 0x00004000U,
543
553 GLB_RST1_GPIO0 = 0x00100000U,
554
564 GLB_RST1_GPIO1 = 0x00200000U,
565
575 GLB_RST1_GPIO2 = 0x00400000U,
576
586 GLB_RST1_GPIO3 = 0x00800000U,
587
597 GLB_RST1_GPIO4 = 0x01000000U,
598
605 GLB_RST1_SET_DATA = 0xFFFFFFFFU,
606
613 GLB_RST1_CLR_DATA = 0xFFFFFFFFU,
614
624 GLB_CC0_INPUTMUX0 = 0x00000001U,
625
635 GLB_CC0_I3C0 = 0x00000002U,
636
646 GLB_CC0_CTIMER0 = 0x00000004U,
647
657 GLB_CC0_CTIMER1 = 0x00000008U,
658
668 GLB_CC0_CTIMER2 = 0x0000010U,
669
679 GLB_CC0_CTIMER3 = 0x00000020U,
680
690 GLB_CC0_CTIMER4 = 0x00000040U,
691
701 GLB_CC0_FREQME = 0x00000080U,
702
712 GLB_CC0_UTICK0 = 0x00000100U,
713
723 GLB_CC0_WWDT0 = 0x00000200U,
724
734 GLB_CC0_DMA = 0x00000400U,
735
745 GLB_CC0_AOI0 = 0x00000800U,
746
756 GLB_CC0_CRC0 = 0x00001000U,
757
767 GLB_CC0_EIM0 = 0x00002000U,
768
778 GLB_CC0_ERM0 = 0x00004000U,
779
789 GLB_CC0_FMC = 0x00008000U,
790
800 GLB_CC0_AOI1 = 0x00010000U,
801
811 GLB_CC0_FLEXIO0 = 0x00020000U,
812
822 GLB_CC0_LPI2C0 = 0x00040000U,
823
833 GLB_CC0_LPI2C1 = 0x00080000U,
834
844 GLB_CC0_LPSPI0 = 0x00100000U,
845
855 GLB_CC0_LPSPI1 = 0x00200000U,
856
866 GLB_CC0_LPUART0 = 0x00400000U,
867
877 GLB_CC0_LPUART1 = 0x00800000U,
878
888 GLB_CC0_LPUART2 = 0x01000000U,
889
899 GLB_CC0_LPUART3 = 0x02000000U,
900
910 GLB_CC0_LPUART4 = 0x04000000U,
911
921 GLB_CC0_USB0 = 0x08000000U,
922
932 GLB_CC0_QDC0 = 0x10000000U,
933
943 GLB_CC0_QDC1 = 0x20000000U,
944
954 GLB_CC0_FLEXPWM0 = 0x40000000U,
955
965 GLB_CC0_FLEXPWM1 = 0x80000000U,
966
973 GLB_CC0_SET_DATA = 0xFFFFFFFFU,
974
981 GLB_CC0_CLR_DATA = 0xFFFFFFFFU,
982
992 GLB_CC1_OSTIMER0 = 0x00000001U,
993
1003 GLB_CC1_ADC0 = 0x00000002U,
1004
1014 GLB_CC1_ADC1 = 0x00000004U,
1015
1025 GLB_CC1_CMP0 = 0x00000008U,
1026
1036 GLB_CC1_CMP1 = 0x00000010U,
1037
1047 GLB_CC1_DAC0 = 0x00000020U,
1048
1058 GLB_CC1_OPAMP0 = 0x00000040U,
1059
1069 GLB_CC1_PORT0 = 0x00000080U,
1070
1082 GLB_CC1_PORT1 = 0x00000100U,
1083
1093 GLB_CC1_PORT2 = 0x00000200U,
1094
1104 GLB_CC1_PORT3 = 0x00000400U,
1105
1115 GLB_CC1_PORT4 = 0x00000800U,
1116
1126 GLB_CC1_FLEXCAN0 = 0x00001000U,
1127
1137 GLB_CC1_LPI2C2 = 0x00002000U,
1138
1148 GLB_CC1_LPI2C3 = 0x00004000U,
1149
1159 GLB_CC1_RAMA = 0x00040000U,
1160
1170 GLB_CC1_RAMB = 0x00080000U,
1171
1181 GLB_CC1_GPIO0 = 0x00100000U,
1182
1192 GLB_CC1_GPIO1 = 0x00200000U,
1193
1203 GLB_CC1_GPIO2 = 0x00400000U,
1204
1214 GLB_CC1_GPIO3 = 0x00800000U,
1215
1225 GLB_CC1_GPIO4 = 0x01000000U,
1226
1236 GLB_CC1_ROMC = 0x02000000U,
1237
1244 GLB_CC_SET_DATA = 0xFFFFFFFFU,
1245
1252 GLB_CC_CLR_DATA = 0xFFFFFFFFU,
1253
1263 GLB_ACC0_INPUTMUX0 = 0x00000001U,
1264
1274 GLB_ACC0_I3C0 = 0x00000002U,
1275
1285 GLB_ACC0_CTIMER0 = 0x00000004U,
1286
1296 GLB_ACC0_CTIMER1 = 0x00000008U,
1297
1307 GLB_ACC0_CTIMER2 = 0x00000010U,
1308
1318 GLB_ACC0_CTIMER3 = 0x00000020U,
1319
1329 GLB_ACC0_CTIMER4 = 0x00000040U,
1330
1340 GLB_ACC0_FREQME = 0x00000080U,
1341
1351 GLB_ACC0_UTICK0 = 0x00000100U,
1352
1362 GLB_ACC0_WWDT0 = 0x00000200U,
1363
1373 GLB_ACC0_DMA = 0x00000400U,
1374
1384 GLB_ACC0_AOI0 = 0x00000800U,
1385
1395 GLB_ACC0_CRC0 = 0x00001000U,
1396
1406 GLB_ACC0_EIM0 = 0x00002000U,
1407
1417 GLB_ACC0_ERM0 = 0x00004000U,
1418
1428 GLB_ACC0_FMC = 0x00008000U,
1429
1439 GLB_ACC0_AOI1 = 0x00010000U,
1440
1450 GLB_ACC0_FLEXIO0 = 0x00020000U,
1451
1461 GLB_ACC0_LPI2C0 = 0x00040000U,
1462
1472 GLB_ACC0_LPI2C1 = 0x00080000U,
1473
1483 GLB_ACC0_LPSPI0 = 0x00100000U,
1484
1494 GLB_ACC0_LPSPI1 = 0x00200000U,
1495
1505 GLB_ACC0_LPUART0 = 0x00400000U,
1506
1516 GLB_ACC0_LPUART1 = 0x00800000U,
1517
1527 GLB_ACC0_LPUART2 = 0x01000000U,
1528
1538 GLB_ACC0_LPUART3 = 0x02000000U,
1539
1549 GLB_ACC0_LPUART4 = 0x04000000U,
1550
1560 GLB_ACC0_USB0 = 0x08000000U,
1561
1571 GLB_ACC0_QDC0 = 0x10000000U,
1572
1582 GLB_ACC0_QDC1 = 0x20000000U,
1583
1593 GLB_ACC0_FLEXPWM0 = 0x40000000U,
1594
1604 GLB_ACC0_FLEXPWM1 = 0x80000000U,
1605
1615 GLB_ACC1_OSTIMER0 = 0x00000001U,
1616
1626 GLB_ACC1_ADC0 = 0x00000002U,
1627
1637 GLB_ACC1_ADC1 = 0x00000004U,
1638
1648 GLB_ACC1_CMP0 = 0x00000008U,
1649
1659 GLB_ACC1_CMP1 = 0x00000010U,
1660
1670 GLB_ACC1_DAC0 = 0x00000020U,
1671
1681 GLB_ACC1_OPAMP0 = 0x00000040U,
1682
1692 GLB_ACC1_PORT0 = 0x00000080U,
1693
1703 GLB_ACC1_PORT1 = 0x00000100U,
1704
1714 GLB_ACC1_PORT2 = 0x00000200U,
1715
1725 GLB_ACC1_PORT3 = 0x00000400U,
1726
1736 GLB_ACC1_PORT4 = 0x00000800U,
1737
1747 GLB_ACC1_FLEXCAN0 = 0x00001000U,
1748
1758 GLB_ACC1_LPI2C2 = 0x00002000U,
1759
1769 GLB_ACC1_LPI2C3 = 0x00004000U,
1770
1780 GLB_ACC1_RAMA = 0x00040000U,
1781
1791 GLB_ACC1_RAMB = 0x00080000U,
1792
1802 GLB_ACC1_GPIO0 = 0x00100000U,
1803
1813 GLB_ACC1_GPIO1 = 0x00200000U,
1814
1824 GLB_ACC1_GPIO2 = 0x00400000U,
1825
1835 GLB_ACC1_GPIO3 = 0x00800000U,
1836
1846 GLB_ACC1_GPIO4 = 0x01000000U,
1847
1857 GLB_ACC1_ROMC = 0x02000000U,
1858
1874 I3C0_FCLK_CLKSEL_MUX = 0x00000007U,
1875
1881 I3C0_FCLK_CLKDIV_DIV = 0x0000000FU,
1882
1892 I3C0_FCLK_CLKDIV_RESET = 0x20000000U,
1893
1903 I3C0_FCLK_CLKDIV_HALT = 0x40000000U,
1904
1914 I3C0_FCLK_CLKDIV_UNSTAB = 0x80000000U,
1915
1933 CTIMER0_CLKSEL_MUX = 0x00000007U,
1934
1940 CTIMER0_CLKDIV_DIV = 0x0000000FU,
1941
1951 CTIMER0_CLKDIV_RESET = 0x20000000U,
1952
1962 CTIMER0_CLKDIV_HALT = 0x40000000U,
1963
1973 CTIMER0_CLKDIV_UNSTAB = 0x80000000U,
1974
1992 CTIMER1_CLKSEL_MUX = 0x00000007U,
1993
1999 CTIMER1_CLKDIV_DIV = 0x0000000FU,
2000
2010 CTIMER1_CLKDIV_RESET = 0x20000000U,
2011
2021 CTIMER1_CLKDIV_HALT = 0x40000000U,
2022
2032 CTIMER1_CLKDIV_UNSTAB = 0x80000000U,
2033
2051 CTIMER2_CLKSEL_MUX = 0x00000007U,
2052
2058 CTIMER2_CLKDIV_DIV = 0x0000000FU,
2059
2069 CTIMER2_CLKDIV_RESET = 0x20000000U,
2070
2080 CTIMER2_CLKDIV_HALT = 0x40000000U,
2081
2091 CTIMER2_CLKDIV_UNSTAB = 0x80000000U,
2092
2110 CTIMER3_CLKSEL_MUX = 0x00000007U,
2111
2117 CTIMER3_CLKDIV_DIV = 0x0000000FU,
2118
2128 CTIMER3_CLKDIV_RESET = 0x20000000U,
2129
2139 CTIMER3_CLKDIV_HALT = 0x40000000U,
2140
2150 CTIMER3_CLKDIV_UNSTAB = 0x80000000U,
2151
2169 CTIMER4_CLKSEL_MUX = 0x00000007U,
2170
2176 CTIMER4_CLKDIV_DIV = 0x0000000FU,
2177
2187 CTIMER4_CLKDIV_RESET = 0x20000000U,
2188
2198 CTIMER4_CLKDIV_HALT = 0x40000000U,
2199
2209 CTIMER4_CLKDIV_UNSTAB = 0x80000000U,
2210
2216 WWDT0_CLKDIV_DIV = 0x0000000FU,
2217
2227 WWDT0_CLKDIV_RESET = 0x20000000U,
2228
2238 WWDT0_CLKDIV_HALT = 0x40000000U,
2239
2249 WWDT0_CLKDIV_UNSTAB = 0x80000000U,
2250
2266 FLEXIO0_CLKSEL_MUX = 0x00000007U,
2267
2273 FLEXIO0_CLKDIV_DIV = 0x0000000FU,
2274
2284 FLEXIO0_CLKDIV_RESET = 0x20000000U,
2285
2295 FLEXIO0_CLKDIV_HALT = 0x40000000U,
2296
2306 FLEXIO0_CLKDIV_UNSTAB = 0x80000000U,
2307
2323 LPI2C0_CLKSEL_MUX = 0x00000007U,
2324
2330 LPI2C0_CLKDIV_DIV = 0x0000000FU,
2331
2341 LPI2C0_CLKDIV_RESET = 0x20000000U,
2342
2352 LPI2C0_CLKDIV_HALT = 0x40000000U,
2353
2363 LPI2C0_CLKDIV_UNSTAB = 0x80000000U,
2364
2380 LPI2C1_CLKSEL_MUX = 0x00000007U,
2381
2387 LPI2C1_CLKDIV_DIV = 0x0000000FU,
2388
2398 LPI2C1_CLKDIV_RESET = 0x20000000U,
2399
2409 LPI2C1_CLKDIV_HALT = 0x40000000U,
2410
2420 LPI2C1_CLKDIV_UNSTAB = 0x80000000U,
2421
2437 LPSPI0_CLKSEL_MUX = 0x00000007U,
2438
2444 LPSPI0_CLKDIV_DIV = 0x0000000FU,
2445
2455 LPSPI0_CLKDIV_RESET = 0x20000000U,
2456
2466 LPSPI0_CLKDIV_HALT = 0x40000000U,
2467
2477 LPSPI0_CLKDIV_UNSTAB = 0x80000000U,
2478
2494 LPSPI1_CLKSEL_MUX = 0x00000007U,
2495
2501 LPSPI1_CLKDIV_DIV = 0x0000000FU,
2502
2512 LPSPI1_CLKDIV_RESET = 0x20000000U,
2513
2523 LPSPI1_CLKDIV_HALT = 0x40000000U,
2524
2534 LPSPI1_CLKDIV_UNSTAB = 0x80000000U,
2535
2553 LPUART0_CLKSEL_MUX = 0x00000007U,
2554
2560 LPUART0_CLKDIV_DIV = 0x0000000FU,
2561
2571 LPUART0_CLKDIV_RESET = 0x20000000U,
2572
2582 LPUART0_CLKDIV_HALT = 0x40000000U,
2583
2593 LPUART0_CLKDIV_UNSTAB = 0x80000000U,
2594
2612 LPUART1_CLKSEL_MUX = 0x00000007U,
2613
2619 LPUART1_CLKDIV_DIV = 0x0000000FU,
2620
2630 LPUART1_CLKDIV_RESET = 0x20000000U,
2631
2641 LPUART1_CLKDIV_HALT = 0x40000000U,
2642
2652 LPUART1_CLKDIV_UNSTAB = 0x80000000U,
2653
2671 LPUART2_CLKSEL_MUX = 0x00000007U,
2672
2678 LPUART2_CLKDIV_DIV = 0x0000000FU,
2679
2689 LPUART2_CLKDIV_RESET = 0x20000000U,
2690
2700 LPUART2_CLKDIV_HALT = 0x40000000U,
2701
2711 LPUART2_CLKDIV_UNSTAB = 0x80000000U,
2712
2730 LPUART3_CLKSEL_MUX = 0x00000007U,
2731
2737 LPUART3_CLKDIV_DIV = 0x0000000FU,
2738
2748 LPUART3_CLKDIV_RESET = 0x20000000U,
2749
2759 LPUART3_CLKDIV_HALT = 0x40000000U,
2760
2770 LPUART3_CLKDIV_UNSTAB = 0x80000000U,
2771
2789 LPUART4_CLKSEL_MUX = 0x00000007U,
2790
2796 LPUART4_CLKDIV_DIV = 0x0000000FU,
2797
2807 LPUART4_CLKDIV_RESET = 0x20000000U,
2808
2818 LPUART4_CLKDIV_HALT = 0x40000000U,
2819
2829 LPUART4_CLKDIV_UNSTAB = 0x80000000U,
2830
2842 USB0_CLKSEL_MUX = 0x00000003U,
2843
2859 LPTMR0_CLKSEL_MUX = 0x00000007U,
2860
2866 LPTMR0_CLKDIV_DIV = 0x0000000FU,
2867
2877 LPTMR0_CLKDIV_RESET = 0x20000000U,
2878
2888 LPTMR0_CLKDIV_HALT = 0x40000000U,
2889
2899 LPTMR0_CLKDIV_UNSTAB = 0x80000000U,
2900
2912 OSTIMER0_CLKSEL_MUX = 0x00000003U,
2913
2929 ADC0_CLKSEL_MUX = 0x00000007U,
2930
2936 ADC0_CLKDIV_DIV = 0x0000000FU,
2937
2947 ADC0_CLKDIV_RESET = 0x20000000U,
2948
2958 ADC0_CLKDIV_HALT = 0x40000000U,
2959
2969 ADC0_CLKDIV_UNSTAB = 0x80000000U,
2970
2986 ADC1_CLKSEL_MUX = 0x00000007U,
2987
2993 ADC1_CLKDIV_DIV = 0x0000000FU,
2994
3004 ADC1_CLKDIV_RESET = 0x20000000U,
3005
3015 ADC1_CLKDIV_HALT = 0x40000000U,
3016
3026 ADC1_CLKDIV_UNSTAB = 0x80000000U,
3027
3033 CMP0_FUNC_CLKDIV_DIV = 0x0000000FU,
3034
3044 CMP0_FUNC_CLKDIV_RESET = 0x20000000U,
3045
3055 CMP0_FUNC_CLKDIV_HALT = 0x40000000U,
3056
3066 CMP0_FUNC_CLKDIV_UNSTAB = 0x80000000U,
3067
3083 CMP0_RR_CLKSEL_MUX = 0x00000007U,
3084
3090 CMP0_RR_CLKDIV_DIV = 0x0000000FU,
3091
3101 CMP0_RR_CLKDIV_RESET = 0x20000000U,
3102
3112 CMP0_RR_CLKDIV_HALT = 0x40000000U,
3113
3123 CMP0_RR_CLKDIV_UNSTAB = 0x80000000U,
3124
3130 CMP1_FUNC_CLKDIV_DIV = 0x0000000FU,
3131
3141 CMP1_FUNC_CLKDIV_RESET = 0x20000000U,
3142
3152 CMP1_FUNC_CLKDIV_HALT = 0x40000000U,
3153
3163 CMP1_FUNC_CLKDIV_UNSTAB = 0x80000000U,
3164
3180 CMP1_RR_CLKSEL_MUX = 0x00000007U,
3181
3187 CMP1_RR_CLKDIV_DIV = 0x0000000FU,
3188
3198 CMP1_RR_CLKDIV_RESET = 0x20000000U,
3199
3209 CMP1_RR_CLKDIV_HALT = 0x40000000U,
3210
3220 CMP1_RR_CLKDIV_UNSTAB = 0x80000000U,
3221
3237 DAC0_CLKSEL_MUX = 0x00000007U,
3238
3244 DAC0_CLKDIV_DIV = 0x0000000FU,
3245
3255 DAC0_CLKDIV_RESET = 0x20000000U,
3256
3266 DAC0_CLKDIV_HALT = 0x40000000U,
3267
3277 DAC0_CLKDIV_UNSTAB = 0x80000000U,
3278
3290 FLEXCAN0_CLKSEL_MUX = 0x00000007U,
3291
3297 FLEXCAN0_CLKDIV_DIV = 0x0000000FU,
3298
3308 FLEXCAN0_CLKDIV_RESET = 0x20000000U,
3309
3319 FLEXCAN0_CLKDIV_HALT = 0x40000000U,
3320
3330 FLEXCAN0_CLKDIV_UNSTAB = 0x80000000U,
3331
3347 LPI2C2_CLKSEL_MUX = 0x00000007U,
3348
3354 LPI2C2_CLKDIV_DIV = 0x0000000FU,
3355
3365 LPI2C2_CLKDIV_RESET = 0x20000000U,
3366
3376 LPI2C2_CLKDIV_HALT = 0x40000000U,
3377
3387 LPI2C2_CLKDIV_UNSTAB = 0x80000000U,
3388
3404 LPI2C3_CLKSEL_MUX = 0x00000007U,
3405
3411 LPI2C3_CLKDIV_DIV = 0x0000000FU,
3412
3422 LPI2C3_CLKDIV_RESET = 0x20000000U,
3423
3433 LPI2C3_CLKDIV_HALT = 0x40000000U,
3434
3444 LPI2C3_CLKDIV_UNSTAB = 0x80000000U,
3445
3459 DBG_TRACE_CLKSEL_MUX = 0x00000003U,
3460
3466 DBG_TRACE_CLKDIV_DIV = 0x0000000FU,
3467
3477 DBG_TRACE_CLKDIV_RESET = 0x20000000U,
3478
3488 DBG_TRACE_CLKDIV_HALT = 0x40000000U,
3489
3499 DBG_TRACE_CLKDIV_UNSTAB = 0x80000000U,
3500
3518 CLKOUT_CLKSEL_MUX = 0x00000007U,
3519
3525 CLKOUT_CLKDIV_DIV = 0x0000000FU,
3526
3536 CLKOUT_CLKDIV_RESET = 0x20000000U,
3537
3547 CLKOUT_CLKDIV_HALT = 0x40000000U,
3548
3558 CLKOUT_CLKDIV_UNSTAB = 0x80000000U,
3559
3573 SYSTICK_CLKSEL_MUX = 0x00000003U,
3574
3580 SYSTICK_CLKDIV_DIV = 0x0000000FU,
3581
3591 SYSTICK_CLKDIV_RESET = 0x20000000U,
3592
3602 SYSTICK_CLKDIV_HALT = 0x40000000U,
3603
3613 SYSTICK_CLKDIV_UNSTAB = 0x80000000U,
3614
3620 FRO_HF_DIV_CLKDIV_DIV = 0x0000000FU,
3621
3631 FRO_HF_DIV_CLKDIV_UNSTAB = 0x80000000U
3632};
3633
3634/* ***************************************************************************************
3635 * End of file
3636 */
3637
3638#endif /* MCXA153_34B69AFC_7DCB_4776_A499_568986B2AAB5 */
constexpr unsigned int operator+(AttachID e)
將AttachID轉換為無符號整數
Definition AttachID.h:42
Definition mrcc/Count.h:22
Mask
MRCC (Memory Resource Control Center) 暫存器位元遮罩枚舉
Definition mrcc/Mask.h:43
@ LPUART0_CLKDIV_RESET
MRCC_LPUART0_CLKDIV - RESET.
@ CTIMER2_CLKDIV_UNSTAB
MRCC_CTIMER2_CLKDIV - UNSTAB.
@ CTIMER0_CLKSEL_MUX
MRCC_CTIMER0_CLKSEL - MUX.
@ FRO_HF_DIV_CLKDIV_UNSTAB
MRCC_FRO_HF_DIV_CLKDIV - UNSTAB.
@ GLB_RST1_LPI2C3
MRCC_GLB_RST1 - LPI2C3.
@ GLB_CC1_RAMA
MRCC_GLB_CC1 - RAMA.
@ CLKOUT_CLKDIV_HALT
MRCC_CLKOUT_CLKDIV - HALT.
@ GLB_ACC0_LPUART3
MRCC_GLB_ACC0 - LPUART3.
@ DAC0_CLKDIV_RESET
MRCC_DAC0_CLKDIV - RESET.
@ FLEXCAN0_CLKDIV_UNSTAB
MRCC_FLEXCAN0_CLKDIV - UNSTAB.
@ GLB_CC0_FLEXPWM0
MRCC_GLB_CC0 - FLEXPWM0.
@ GLB_RST0_CTIMER4
MRCC_GLB_RST0 - CTIMER4.
@ GLB_CC0_LPI2C0
MRCC_GLB_CC0 - LPI2C0.
@ FLEXCAN0_CLKDIV_RESET
MRCC_FLEXCAN0_CLKDIV - RESET.
@ ADC0_CLKDIV_UNSTAB
MRCC_ADC0_CLKDIV - UNSTAB.
@ LPI2C0_CLKDIV_HALT
MRCC_LPI2C0_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_HALT
MRCC_CMP0_RR_CLKDIV - HALT.
@ LPUART3_CLKDIV_UNSTAB
MRCC_LPUART3_CLKDIV - UNSTAB.
@ CTIMER1_CLKDIV_RESET
MRCC_CTIMER1_CLKDIV - RESET.
@ LPSPI0_CLKDIV_DIV
MRCC_LPSPI0_CLKDIV - DIV.
@ CTIMER2_CLKSEL_MUX
MRCC_CTIMER2_CLKSEL - MUX.
@ CTIMER1_CLKDIV_DIV
MRCC_CTIMER1_CLKDIV - DIV.
@ FLEXIO0_CLKDIV_RESET
MRCC_FLEXIO0_CLKDIV - RESET.
@ GLB_CC0_AOI0
MRCC_GLB_CC0 - AOI0.
@ CTIMER4_CLKDIV_UNSTAB
MRCC_CTIMER4_CLKDIV - UNSTAB.
@ LPI2C3_CLKDIV_HALT
MRCC_LPI2C3_CLKDIV - HALT.
@ GLB_RST0_CLR_DATA
MRCC_GLB_RST0_CLR - DATA.
@ GLB_ACC1_GPIO4
MRCC_GLB_ACC1 - GPIO4.
@ CMP1_RR_CLKSEL_MUX
MRCC_CMP1_RR_CLKSEL - MUX.
@ CMP1_FUNC_CLKDIV_UNSTAB
MRCC_CMP1_FUNC_CLKDIV - UNSTAB.
@ GLB_ACC1_ADC1
MRCC_GLB_ACC1 - ADC1.
@ GLB_CC0_FMC
MRCC_GLB_CC0 - FMC.
@ CMP1_RR_CLKDIV_HALT
MRCC_CMP1_RR_CLKDIV - CHALT.
@ FLEXCAN0_CLKDIV_DIV
MRCC_FLEXCAN0_CLKDIV - DIV.
@ DAC0_CLKDIV_UNSTAB
MRCC_DAC0_CLKDIV - UNSTAB.
@ GLB_ACC1_OPAMP0
MRCC_GLB_ACC1 - OPAMP0.
@ CTIMER4_CLKDIV_RESET
MRCC_CTIMER4_CLKDIV - RESET.
@ DAC0_CLKDIV_DIV
MRCC_DAC0_CLKDIV - DIV.
@ GLB_CC0_LPSPI1
MRCC_GLB_CC0 - LPSPI1.
@ FLEXCAN0_CLKDIV_HALT
MRCC_FLEXCAN0_CLKDIV - HALT.
@ GLB_CC0_CTIMER3
MRCC_GLB_CC0 - CTIMER3.
@ CTIMER4_CLKDIV_DIV
MRCC_CTIMER4_CLKDIV - DIV.
@ I3C0_FCLK_CLKDIV_DIV
MRCC_I3C0_FCLK_CLKDIV - DIV.
@ GLB_ACC1_PORT3
MRCC_GLB_ACC1 - PORT3.
@ ADC0_CLKDIV_DIV
MRCC_ADC0_CLKDIV - DIV.
@ GLB_ACC1_LPI2C3
MRCC_GLB_ACC1 - LPI2C3.
@ CLKOUT_CLKDIV_UNSTAB
MRCC_CLKOUT_CLKDIV - UNSTAB.
@ GLB_ACC0_I3C0
MRCC_GLB_ACC0 - I3C0.
@ GLB_ACC0_ERM0
MRCC_GLB_ACC0 - ERM0.
@ I3C0_FCLK_CLKSEL_MUX
MRCC_I3C0_FCLK_CLKSEL - MUX.
@ GLB_RST0_FREQME
MRCC_GLB_RST0 - FREQME.
@ GLB_RST1_PORT4
MRCC_GLB_RST1 - PORT4.
@ GLB_ACC1_FLEXCAN0
MRCC_GLB_ACC1 - FLEXCAN0.
@ DBG_TRACE_CLKDIV_DIV
MRCC_DBG_TRACE_CLKDIV - DIV.
@ GLB_RST1_SET_DATA
MRCC_GLB_RST1_SET - DATA.
@ SYSTICK_CLKSEL_MUX
MRCC_SYSTICK_CLKSEL - MUX.
@ LPI2C2_CLKDIV_HALT
MRCC_LPI2C2_CLKDIV - HALT.
@ LPUART4_CLKDIV_HALT
MRCC_LPUART4_CLKDIV - HALT.
@ CMP0_FUNC_CLKDIV_HALT
MRCC_CMP0_FUNC_CLKDIV - HALT.
@ CLKOUT_CLKDIV_DIV
MRCC_CLKOUT_CLKDIV - DIV.
@ GLB_ACC0_USB0
MRCC_GLB_ACC0 - USB0.
@ CMP1_FUNC_CLKDIV_RESET
MRCC_CMP1_FUNC_CLKDIV - RESET.
@ GLB_CC0_AOI1
MRCC_GLB_CC0 - AOI1.
@ CLKOUT_CLKDIV_RESET
MRCC_CLKOUT_CLKDIV - RESET.
@ LPUART2_CLKSEL_MUX
MRCC_LPUART2_CLKSEL - MUX.
@ CTIMER0_CLKDIV_RESET
MRCC_CTIMER0_CLKDIV - RESET.
@ CTIMER0_CLKDIV_HALT
MRCC_CTIMER0_CLKDIV - HALT.
@ LPI2C2_CLKDIV_UNSTAB
MRCC_LPI2C2_CLKDIV - UNSTAB.
@ GLB_RST0_AOI0
MRCC_GLB_RST0 - AOI0.
@ GLB_ACC1_PORT1
MRCC_GLB_ACC1 - PORT1.
@ GLB_CC1_CMP0
MRCC_GLB_CC1 - CMP0.
@ LPUART2_CLKDIV_RESET
MRCC_LPUART2_CLKDIV - RESET.
@ LPI2C0_CLKDIV_UNSTAB
MRCC_LPI2C0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_RESET
MRCC_CMP0_FUNC_CLKDIV - RESET.
@ FLEXIO0_CLKDIV_UNSTAB
MRCC_FLEXIO0_CLKDIV - UNSTAB.
@ GLB_ACC0_INPUTMUX0
MRCC_GLB_ACC0 - INPUTMUX0.
@ GLB_CC1_ADC1
MRCC_GLB_CC1 - ADC1.
@ GLB_ACC0_QDC0
MRCC_GLB_ACC0 - QDC0.
@ LPUART3_CLKDIV_RESET
MRCC_LPUART3_CLKDIV - RESET.
@ CTIMER2_CLKDIV_RESET
MRCC_CTIMER2_CLKDIV - RESET.
@ GLB_ACC0_LPUART4
MRCC_GLB_ACC0 - LPUART4.
@ GLB_CC0_LPUART2
MRCC_GLB_CC0 - LPUART2.
@ GLB_ACC1_PORT2
MRCC_GLB_ACC1 - PORT2.
@ WWDT0_CLKDIV_DIV
MRCC_WWDT0_CLKDIV - DIV.
@ GLB_ACC1_GPIO3
MRCC_GLB_ACC1 - GPIO3.
@ GLB_ACC0_CRC0
MRCC_GLB_ACC0 - CRC0.
@ GLB_CC0_CTIMER0
MRCC_GLB_CC0 - CTIMER0.
@ DBG_TRACE_CLKDIV_RESET
MRCC_DBG_TRACE_CLKDIV - RESET.
@ GLB_RST1_PORT1
MRCC_GLB_RST1 - PORT1.
@ LPSPI1_CLKDIV_HALT
MRCC_LPSPI1_CLKDIV - HALT.
@ CMP0_RR_CLKDIV_UNSTAB
MRCC_CMP0_RR_CLKDIV - UNSTAB.
@ GLB_ACC0_QDC1
MRCC_GLB_ACC0 - QDC1.
@ ADC0_CLKDIV_HALT
MRCC_ADC0_CLKDIV - HALT.
@ GLB_CC1_FLEXCAN0
MRCC_GLB_CC1 - FLEXCAN0.
@ GLB_ACC1_GPIO0
MRCC_GLB_ACC1 - GPIO0.
@ GLB_RST0_UTICK0
MRCC_GLB_RST0 - UTICK0.
@ GLB_RST1_ADC0
MRCC_GLB_RST1 - ADC0.
@ LPTMR0_CLKDIV_HALT
MRCC_LPTMR0_CLKDIV - HALT.
@ LPI2C3_CLKDIV_UNSTAB
MRCC_LPI2C3_CLKDIV - UNSTAB.
@ CTIMER0_CLKDIV_UNSTAB
MRCC_CTIMER0_CLKDIV - UNSTAB.
@ CMP0_FUNC_CLKDIV_DIV
MRCC_CMP0_FUNC_CLKDIV - DIV.
@ GLB_ACC1_GPIO2
MRCC_GLB_ACC1 - GPIO2.
@ CTIMER3_CLKDIV_RESET
MRCC_CTIMER3_CLKDIV - RESET.
@ GLB_RST0_EIM0
MRCC_GLB_RST0 - EIM0.
@ GLB_CC0_LPUART3
MRCC_GLB_CC0 - LPUART3.
@ CTIMER3_CLKDIV_UNSTAB
MRCC_CTIMER3_CLKDIV - UNSTAB.
@ LPUART0_CLKDIV_HALT
MRCC_LPUART0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM0
MRCC_GLB_ACC0 - FLEXPWM0.
@ DBG_TRACE_CLKDIV_HALT
MRCC_DBG_TRACE_CLKDIV - HALT.
@ SYSTICK_CLKDIV_HALT
MRCC_SYSTICK_CLKDIV - HALT.
@ GLB_CC_SET_DATA
MRCC_GLB_CC_SET - DATA.
@ GLB_RST0_QDC1
MRCC_GLB_RST0 - QDC1.
@ GLB_ACC1_ADC0
MRCC_GLB_ACC1 - ADC0.
@ LPI2C1_CLKSEL_MUX
MRCC_LPI2C1_CLKSEL - MUX.
@ GLB_ACC0_CTIMER1
MRCC_GLB_ACC0 - CTIMER1.
@ LPI2C3_CLKDIV_RESET
MRCC_LPI2C3_CLKDIV - RESET.
@ GLB_CC0_DMA
MRCC_GLB_CC0 - DMA.
@ ADC1_CLKDIV_DIV
MRCC_ADC1_CLKDIV - DIV.
@ CMP0_RR_CLKDIV_RESET
MRCC_CMP0_RR_CLKDIV - RESET.
@ GLB_ACC1_GPIO1
MRCC_GLB_ACC1 - GPIO1.
@ GLB_ACC0_CTIMER3
MRCC_GLB_ACC0 - CTIMER3.
@ GLB_RST0_LPUART4
MRCC_GLB_RST0 - LPUART4.
@ GLB_RST1_PORT2
MRCC_GLB_RST1 - PORT2.
@ LPI2C2_CLKDIV_DIV
MRCC_LPI2C2_CLKDIV - DIV.
@ CMP0_RR_CLKSEL_MUX
MRCC_CMP0_RR_CLKSEL - MUX.
@ WWDT0_CLKDIV_HALT
MRCC_WWDT0_CLKDIV - HALT.
@ GLB_RST1_GPIO0
MRCC_GLB_RST1 - GPIO0.
@ GLB_ACC0_LPI2C0
MRCC_GLB_ACC0 - LPI2C0.
@ GLB_RST1_PORT0
MRCC_GLB_RST1 - PORT0.
@ LPI2C1_CLKDIV_RESET
MRCC_LPI2C1_CLKDIV - RESET.
@ GLB_RST0_USB0
MRCC_GLB_RST0 - USB0.
@ LPUART1_CLKDIV_RESET
MRCC_LPUART1_CLKDIV - RESET.
@ LPI2C2_CLKDIV_RESET
MRCC_LPI2C2_CLKDIV - RESET.
@ GLB_CC0_LPUART0
MRCC_GLB_CC0 - LPUART0.
@ GLB_ACC0_LPSPI1
MRCC_GLB_ACC0 - LPSPI1.
@ FLEXIO0_CLKDIV_HALT
MRCC_FLEXIO0_CLKDIV - HALT.
@ GLB_CC0_CTIMER1
MRCC_GLB_CC0 - CTIMER1.
@ GLB_ACC0_AOI0
MRCC_GLB_ACC0 - AOI0.
@ ADC1_CLKDIV_RESET
MRCC_ADC1_CLKDIV - RESET.
@ GLB_RST1_ADC1
MRCC_GLB_RST1 - ADC1.
@ LPTMR0_CLKDIV_UNSTAB
MRCC_LPTMR0_CLKDIV - UNSTAB.
@ LPI2C0_CLKSEL_MUX
MRCC_LPI2C0_CLKSEL - MUX.
@ GLB_RST0_CTIMER0
MRCC_GLB_RST0 - CTIMER0.
@ GLB_ACC0_FLEXIO0
MRCC_GLB_ACC0 - FLEXIO0.
@ CTIMER1_CLKDIV_HALT
MRCC_CTIMER1_CLKDIV - HALT.
@ GLB_CC1_ADC0
MRCC_GLB_CC1 - ADC0.
@ LPUART4_CLKSEL_MUX
MRCC_LPUART4_CLKSEL - MUX.
@ GLB_RST0_LPI2C0
MRCC_GLB_RST0 - LPI2C0.
@ GLB_RST1_OPAMP0
MRCC_GLB_RST1 - OPAMP0.
@ CMP0_FUNC_CLKDIV_UNSTAB
MRCC_CMP0_FUNC_CLKDIV - UNSTAB.
@ GLB_CC0_FREQME
MRCC_GLB_CC0 - FREQME.
@ ADC0_CLKSEL_MUX
MRCC_ADC0_CLKSEL - MUX.
@ GLB_CC0_WWDT0
MRCC_GLB_CC0 - WWDT0.
@ GLB_CC0_UTICK0
MRCC_GLB_CC0 - UTICK0.
@ GLB_RST0_FLEXPWM0
MRCC_GLB_RST0 - FLEXPWM0.
@ LPUART2_CLKDIV_DIV
MRCC_LPUART2_CLKDIV - DIV.
@ GLB_CC1_GPIO4
MRCC_GLB_CC1 - GPIO4.
@ GLB_CC0_FLEXIO0
MRCC_GLB_CC0 - FLEXIO0.
@ GLB_ACC1_RAMB
MRCC_GLB_ACC1 - RAMB.
@ GLB_RST0_LPUART1
MRCC_GLB_RST0 - LPUART1.
@ LPSPI1_CLKDIV_RESET
MRCC_LPSPI1_CLKDIV - RESET.
@ GLB_CC0_FLEXPWM1
MRCC_GLB_CC0 - FLEXPWM1.
@ LPSPI0_CLKSEL_MUX
MRCC_LPSPI0_CLKSEL - MUX.
@ CMP0_RR_CLKDIV_DIV
MRCC_CMP0_RR_CLKDIV - DIV.
@ LPSPI1_CLKDIV_DIV
MRCC_LPSPI1_CLKDIV - DIV.
@ GLB_CC1_OPAMP0
MRCC_GLB_CC1 - OPAMP0.
@ LPI2C3_CLKDIV_DIV
MRCC_LPI2C3_CLKDIV - DIV.
@ CTIMER3_CLKDIV_HALT
MRCC_CTIMER3_CLKDIV - HALT.
@ GLB_RST0_CTIMER3
MRCC_GLB_RST0 - CTIMER3.
@ GLB_CC1_PORT0
MRCC_GLB_CC1 - PORT0.
@ LPTMR0_CLKSEL_MUX
MRCC_LPTMR0_CLKSEL - MUX.
@ GLB_ACC0_WWDT0
MRCC_GLB_ACC0 - WWDT0.
@ GLB_CC1_LPI2C2
MRCC_GLB_CC1 - LPI2C2.
@ GLB_CC0_LPUART4
MRCC_GLB_CC0 - LPUART4.
@ LPI2C0_CLKDIV_DIV
MRCC_LPI2C0_CLKDIV - DIV.
@ GLB_RST1_CMP1
MRCC_GLB_RST1 - CMP1.
@ CTIMER2_CLKDIV_DIV
MRCC_CTIMER2_CLKDIV - DIV.
@ LPUART0_CLKDIV_DIV
MRCC_LPUART0_CLKDIV - DIV.
@ LPUART1_CLKDIV_UNSTAB
MRCC_LPUART1_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO3
MRCC_GLB_CC1 - GPIO3.
@ GLB_RST0_FLEXIO0
MRCC_GLB_RST0 - FLEXIO0.
@ WWDT0_CLKDIV_UNSTAB
MRCC_WWDT0_CLKDIV - UNSTAB.
@ GLB_CC0_I3C0
MRCC_GLB_CC0 - I3C0.
@ GLB_ACC1_CMP1
MRCC_GLB_ACC1 - CMP1.
@ GLB_CC1_CMP1
MRCC_GLB_CC1 - CMP1.
@ FLEXIO0_CLKSEL_MUX
MRCC_FLEXIO0_CLKSEL - MUX.
@ GLB_ACC0_EIM0
MRCC_GLB_ACC0 - EIM0.
@ GLB_CC0_SET_DATA
MRCC_GLB_CC0_SET - DATA.
@ GLB_CC0_LPI2C1
MRCC_GLB_CC0 - LPI2C1.
@ GLB_ACC0_LPUART2
MRCC_GLB_ACC0 - LPUART2.
@ GLB_CC1_PORT2
MRCC_GLB_CC1 - PORT2.
@ SYSTICK_CLKDIV_RESET
MRCC_SYSTICK_CLKDIV - RESET.
@ CTIMER3_CLKDIV_DIV
MRCC_CTIMER3_CLKDIV - DIV.
@ GLB_RST1_GPIO2
MRCC_GLB_RST1 - GPIO2.
@ GLB_ACC0_FMC
MRCC_GLB_ACC0 - FMC.
@ GLB_CC0_LPSPI0
MRCC_GLB_CC0 - LPSPI0.
@ CTIMER1_CLKSEL_MUX
MRCC_CTIMER1_CLKSEL - MUX.
@ DBG_TRACE_CLKSEL_MUX
MRCC_DBG_TRACE_CLKSEL - MUX.
@ GLB_RST0_INPUTMUX0
MRCC_GLB_RST0 - INPUTMUX0.
@ SYSTICK_CLKDIV_DIV
MRCC_SYSTICK_CLKDIV - DIV.
@ GLB_RST1_GPIO4
MRCC_GLB_RST1 - GPIO4.
@ GLB_ACC0_AOI1
MRCC_GLB_ACC0 - AOI1.
@ LPI2C3_CLKSEL_MUX
MRCC_LPI2C3_CLKSEL - MUX.
@ LPUART4_CLKDIV_UNSTAB
MRCC_LPUART4_CLKDIV - UNSTAB.
@ GLB_RST0_AOI1
MRCC_GLB_RST0 - AOI1.
@ GLB_RST0_FLEXPWM1
MRCC_GLB_RST0 - FLEXPWM1.
@ LPSPI0_CLKDIV_RESET
MRCC_LPSPI0_CLKDIV - RESET.
@ GLB_CC0_INPUTMUX0
MRCC_GLB_CC0 - INPUTMUX0.
@ GLB_CC1_OSTIMER0
MRCC_GLB_CC1 - OSTIMER0.
@ FLEXIO0_CLKDIV_DIV
MRCC_FLEXIO0_CLKDIV - DIV.
@ FRO_HF_DIV_CLKDIV_DIV
MRCC_FRO_HF_DIV_CLKDIV - DIV.
@ ADC0_CLKDIV_RESET
MRCC_ADC0_CLKDIV - RESET.
@ CMP1_RR_CLKDIV_RESET
MRCC_CMP1_RR_CLKDIV - CRESET.
@ GLB_CC_CLR_DATA
MRCC_GLB_CC_CLR - DATA.
@ GLB_ACC0_DMA
MRCC_GLB_ACC0 - DMA.
@ SYSTICK_CLKDIV_UNSTAB
MRCC_SYSTICK_CLKDIV - UNSTAB.
@ ADC1_CLKDIV_HALT
MRCC_ADC1_CLKDIV - HALT.
@ GLB_ACC0_UTICK0
MRCC_GLB_ACC0 - UTICK0.
@ GLB_ACC0_CTIMER2
MRCC_GLB_ACC0 - CTIMER2.
@ GLB_CC0_QDC1
MRCC_GLB_CC0 - QDC1.
@ GLB_CC0_CLR_DATA
MRCC_GLB_CC0_CLR - DATA.
@ DAC0_CLKDIV_HALT
MRCC_DAC0_CLKDIV - HALT.
@ LPI2C2_CLKSEL_MUX
MRCC_LPI2C2_CLKSEL - MUX.
@ LPUART4_CLKDIV_DIV
MRCC_LPUART4_CLKDIV - DIV.
@ DBG_TRACE_CLKDIV_UNSTAB
MRCC_DBG_TRACE_CLKDIV - UNSTAB.
@ LPUART3_CLKDIV_HALT
MRCC_LPUART3_CLKDIV - HALT.
@ LPUART2_CLKDIV_UNSTAB
MRCC_LPUART2_CLKDIV - UNSTAB.
@ LPSPI0_CLKDIV_UNSTAB
MRCC_LPSPI0_CLKDIV - UNSTAB.
@ GLB_CC1_GPIO2
MRCC_GLB_CC1 - GPIO2.
@ GLB_ACC1_DAC0
MRCC_GLB_ACC1 - DAC0.
@ GLB_RST1_GPIO1
MRCC_GLB_RST1 - GPIO1.
@ LPI2C0_CLKDIV_RESET
MRCC_LPI2C0_CLKDIV - RESET.
@ I3C0_FCLK_CLKDIV_RESET
MRCC_I3C0_FCLK_CLKDIV - RESET.
@ CTIMER1_CLKDIV_UNSTAB
MRCC_CTIMER1_CLKDIV - UNSTAB.
@ WWDT0_CLKDIV_RESET
MRCC_WWDT0_CLKDIV - RESET.
@ GLB_CC1_ROMC
MRCC_GLB_CC1 - ROMC.
@ GLB_ACC0_LPUART0
MRCC_GLB_ACC0 - LPUART0.
@ LPUART3_CLKSEL_MUX
MRCC_LPUART3_CLKSEL - MUX.
@ GLB_CC1_RAMB
MRCC_GLB_CC1 - RAMB.
@ LPUART3_CLKDIV_DIV
MRCC_LPUART3_CLKDIV - DIV.
@ GLB_CC1_DAC0
MRCC_GLB_CC1 - DAC0.
@ GLB_RST0_LPUART3
MRCC_GLB_RST0 - LPUART3.
@ DAC0_CLKSEL_MUX
MRCC_DAC0_CLKSEL - MUX.
@ GLB_ACC1_CMP0
MRCC_GLB_ACC1 - CMP0.
@ GLB_RST0_I3C0
MRCC_GLB_RST0 - I3C0.
@ OSTIMER0_CLKSEL_MUX
MRCC_OSTIMER0_CLKSEL - MUX.
@ I3C0_FCLK_CLKDIV_UNSTAB
MRCC_I3C0_FCLK_CLKDIV - UNSTAB.
@ GLB_CC0_LPUART1
MRCC_GLB_CC0 - LPUART1.
@ I3C0_FCLK_CLKDIV_HALT
MRCC_I3C0_FCLK_CLKDIV - HALT.
@ GLB_CC0_ERM0
MRCC_GLB_CC0 - ERM0.
@ LPSPI0_CLKDIV_HALT
MRCC_LPSPI0_CLKDIV - HALT.
@ GLB_ACC0_FLEXPWM1
MRCC_GLB_ACC0 - FLEXPWM1.
@ CTIMER0_CLKDIV_DIV
MRCC_CTIMER0_CLKDIV - DIV.
@ LPUART4_CLKDIV_RESET
MRCC_LPUART4_CLKDIV - RESET.
@ LPI2C1_CLKDIV_DIV
MRCC_LPI2C1_CLKDIV - DIV.
@ GLB_RST1_OSTIMER0
MRCC_GLB_RST1 - OSTIMER0.
@ LPSPI1_CLKDIV_UNSTAB
MRCC_LPSPI1_CLKDIV - UNSTAB.
@ GLB_RST1_FLEXCAN0
MRCC_GLB_RST1 - FLEXCAN0.
@ CTIMER4_CLKDIV_HALT
MRCC_CTIMER4_CLKDIV - HALT.
@ CTIMER2_CLKDIV_HALT
MRCC_CTIMER2_CLKDIV - HALT.
@ GLB_ACC1_LPI2C2
MRCC_GLB_ACC1 - LPI2C2.
@ GLB_RST1_DAC0
MRCC_GLB_RST1 - DAC0.
@ GLB_ACC0_CTIMER0
MRCC_GLB_ACC0 - CTIMER0.
@ GLB_CC1_GPIO0
MRCC_GLB_CC1 - GPIO0.
@ GLB_RST0_LPI2C1
MRCC_GLB_RST0 - LPI2C1.
@ ADC1_CLKSEL_MUX
MRCC_ADC1_CLKSEL - MUX.
@ GLB_RST0_CTIMER2
MRCC_GLB_RST0 - CTIMER2.
@ GLB_CC0_QDC0
MRCC_GLB_CC0 - QDC0.
@ GLB_ACC0_CTIMER4
MRCC_GLB_ACC0 - CTIMER4.
@ GLB_CC0_CTIMER2
MRCC_GLB_CC0 - CTIMER2.
@ CMP1_FUNC_CLKDIV_DIV
MRCC_CMP1_FUNC_CLKDIV - DIV.
@ GLB_CC1_PORT1
MRCC_GLB_CC1 - PORT1.
@ GLB_ACC1_ROMC
MRCC_GLB_ACC1 - ROMC.
@ GLB_RST0_LPUART2
MRCC_GLB_RST0 - LPUART2.
@ GLB_CC1_LPI2C3
MRCC_GLB_CC1 - LPI2C3.
@ GLB_ACC0_LPUART1
MRCC_GLB_ACC0 - LPUART1.
@ ADC1_CLKDIV_UNSTAB
MRCC_ADC1_CLKDIV - UNSTAB.
@ CTIMER3_CLKSEL_MUX
MRCC_CTIMER3_CLKSEL - MUX.
@ GLB_RST1_GPIO3
MRCC_GLB_RST1 - GPIO3.
@ GLB_ACC0_FREQME
MRCC_GLB_ACC0 - FREQME.
@ GLB_ACC0_LPI2C1
MRCC_GLB_ACC0 - LPI2C1.
@ USB0_CLKSEL_MUX
MRCC_USB0_CLKSEL - MUX.
@ CLKOUT_CLKSEL_MUX
MRCC_CLKOUT_CLKSEL - MUX.
@ LPTMR0_CLKDIV_DIV
MRCC_LPTMR0_CLKDIV - DIV.
@ CMP1_RR_CLKDIV_UNSTAB
MRCC_CMP1_RR_CLKDIV - CUNSTAB.
@ LPUART2_CLKDIV_HALT
MRCC_LPUART2_CLKDIV - HALT.
@ GLB_ACC1_PORT4
MRCC_GLB_ACC1 - PORT4.
@ LPI2C1_CLKDIV_HALT
MRCC_LPI2C1_CLKDIV - HALT.
@ GLB_CC0_USB0
MRCC_GLB_CC0 - USB0.
@ GLB_RST1_LPI2C2
MRCC_GLB_RST1 - LPI2C2.
@ GLB_RST1_PORT3
MRCC_GLB_RST1 - PORT3.
@ CTIMER4_CLKSEL_MUX
MRCC_CTIMER4_CLKSEL - MUX.
@ LPUART1_CLKDIV_HALT
MRCC_LPUART1_CLKDIV - HALT.
@ LPI2C1_CLKDIV_UNSTAB
MRCC_LPI2C1_CLKDIV - UNSTAB.
@ GLB_CC1_PORT4
MRCC_GLB_CC1 - PORT4.
@ GLB_ACC1_OSTIMER0
MRCC_GLB_ACC1 - OSTIMER0.
@ LPUART1_CLKDIV_DIV
MRCC_LPUART1_CLKDIV - DIV.
@ GLB_CC1_GPIO1
MRCC_GLB_CC1 - GPIO1.
@ LPUART0_CLKDIV_UNSTAB
MRCC_LPUART0_CLKDIV - UNSTAB.
@ GLB_CC0_CTIMER4
MRCC_GLB_CC0 - CTIMER4.
@ GLB_RST0_LPUART0
MRCC_GLB_RST0 - LPUART0.
@ GLB_CC1_PORT3
MRCC_GLB_CC1 - PORT3.
@ GLB_RST0_QDC0
MRCC_GLB_RST0 - QDC0.
@ GLB_ACC1_RAMA
MRCC_GLB_ACC1 - RAMA.
@ GLB_RST0_DMA
MRCC_GLB_RST0 - DMA.
@ GLB_RST1_CLR_DATA
MRCC_GLB_RST1_CLR - DATA.
@ LPTMR0_CLKDIV_RESET
MRCC_LPTMR0_CLKDIV - RESET.
@ GLB_RST0_CRC0
MRCC_GLB_RST0 - CRC0.
@ CMP1_RR_CLKDIV_DIV
MRCC_CMP1_RR_CLKDIV - CDIV.
@ GLB_RST0_LPSPI1
MRCC_GLB_RST0 - LPSPI1.
@ CMP1_FUNC_CLKDIV_HALT
MRCC_CMP1_FUNC_CLKDIV - HALT.
@ LPUART0_CLKSEL_MUX
MRCC_LPUART0_CLKSEL - MUX.
@ GLB_RST0_CTIMER1
MRCC_GLB_RST0 - CTIMER1.
@ GLB_RST0_SET_DATA
MRCC_GLB_RST0_SET - DATA.
@ GLB_RST0_LPSPI0
MRCC_GLB_RST0 - LPSPI0.
@ GLB_ACC1_PORT0
MRCC_GLB_ACC1 - PORT0.
@ GLB_RST0_ERM0
MRCC_GLB_RST0 - ERM0.
@ FLEXCAN0_CLKSEL_MUX
MRCC_FLEXCAN0_CLKSEL - MUX.
@ GLB_CC0_CRC0
MRCC_GLB_CC0 - CRC0.
@ GLB_CC0_EIM0
MRCC_GLB_CC0 - EIM0.
@ LPSPI1_CLKSEL_MUX
MRCC_LPSPI1_CLKSEL - MUX.
@ LPUART1_CLKSEL_MUX
MRCC_LPUART1_CLKSEL - MUX.
@ GLB_ACC0_LPSPI0
MRCC_GLB_ACC0 - LPSPI0.